

# IGLOO® 2 FPGA and SmartFusion® 2 SoC FPGA

# INTRODUCTION

Microchip's mainstream SmartFusion<sup>®</sup> 2 SoC and IGLOO<sup>®</sup> 2 FPGA families integrate an industry standard 4-input LookUp Table (LUT)-based FPGA fabric with integrated math blocks, multiple embedded memory blocks, and high-performance SerDes communication interfaces on a single chip. Both families benefit from low-power flash technology and are the most secure and reliable FPGAs in the industry. These next generation devices offer up to 150K Logic Elements, up to 5 MBs of embedded RAM, up to 16 SerDes lanes, up to four PCI Express Gen 2 endpoints, and integrated hard DDR3 memory controllers with error correction.

SmartFusion 2 devices integrate an entire low-power, real-time Microcontroller Subsystem (MSS) with a rich set of industry-standard peripherals including Ethernet, USB, and CAN, while IGLOO 2 devices integrate a high-performance memory subsystem with on-chip flash, 32 KB embedded SRAM, and multiple DMA controllers.

# **Contents**

| 1.0 Device Status                       |                                                    | 3          |
|-----------------------------------------|----------------------------------------------------|------------|
| 2.0 References                          |                                                    | 4          |
|                                         | cations                                            |            |
|                                         | onditions                                          |            |
|                                         | umption                                            |            |
|                                         | ric Temperature and Voltage Derating Factors       |            |
|                                         | ·I                                                 |            |
|                                         | aracteristics                                      |            |
| 3.6 Memory Inter                        | rface and Voltage Referenced I/O Standards         | 38         |
|                                         | O Standards                                        |            |
|                                         | Specifications                                     |            |
|                                         | Specification                                      |            |
|                                         | nt Specifications                                  |            |
|                                         | urce Characteristics                               |            |
|                                         | SRAM                                               |            |
|                                         | g Times                                            |            |
|                                         | iming Characteristics                              |            |
|                                         | IVM (eNVM) Characteristics                         |            |
|                                         |                                                    |            |
|                                         | nistic Random Bit Generator (NRBG) Characteristics |            |
|                                         | c Block Characteristics                            |            |
|                                         | lator                                              |            |
|                                         | illator                                            |            |
|                                         | ioning Circuits (CCC)                              |            |
|                                         | U. ODI OI                                          |            |
|                                         | roller SPI Characteristics                         |            |
|                                         | Functional Times                                   |            |
|                                         | Characteristics                                    |            |
|                                         | to Functional Times                                |            |
|                                         | e Timing Characteristics                           |            |
|                                         | y Interface Characteristics                        |            |
|                                         | eiver Characteristics                              |            |
| 3.30 SerDes Elect                       | trical and Timing AC and DC Characteristics        | 107        |
|                                         | 2 Specifications                                   |            |
|                                         | ler Characteristics                                |            |
|                                         | teristics                                          |            |
|                                         | naracteristics                                     |            |
|                                         | ecifications                                       |            |
|                                         | History                                            |            |
|                                         | te                                                 |            |
| Customer Change Not<br>Customer Support | tification Service                                 | 121<br>121 |
| CUSIOMER SUDDOM                         |                                                    | 191        |

# 1.0 DEVICE STATUS

The following table lists the design security densities and development status of the IGLOO 2 FPGA and SmartFusion 2 SoC FPGA devices,

TABLE 1-1: IGLOO 2 AND SMARTFUSION 2 DESIGN SECURITY DENSITIES

| Design Security Device Densities | Status     |
|----------------------------------|------------|
| 005                              | Production |
| 010, 010T                        | Production |
| 025, 025T                        | Production |
| 050, 050T                        | Production |
| 060, 060T                        | Production |
| 090, 090T                        | Production |
| 150, 150T                        | Production |

The following table lists the data security densities and development status of the IGLOO 2 FPGA and SmartFusion 2 SoC FPGA devices.

TABLE 1-2: IGLOO 2 AND SMARTFUSION 2 DATA SECURITY DENSITIES

| Data Security Device Densities | Status     |
|--------------------------------|------------|
| 005S                           | Production |
| 010TS                          | Production |
| 025TS                          | Production |
| 050TS                          | Production |
| 060TS                          | Production |
| 090TS                          | Production |
| 150TS                          | Production |

# 2.0 REFERENCES

The following documents are recommended references:

- PB0121: IGLOO2 Product Brief
- DS0124: IGLOO2 Pin Descriptions
- PB0115: SmartFusion2 SoC FPGA Product Brief
- DS0115: SmartFusion2 Pin Descriptions

All product documentation for IGLOO 2 and SmartFusion 2 is available at:

- For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation
- For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation

# 3.0 ELECTRICAL SPECIFICATIONS

# 3.1 Operating Conditions

The following table lists the stress limits. Stress applied above the specified limit may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the recommended operating conditions specified in the following table are not implied.

TABLE 3-1: ABSOLUTE MAXIMUM RATINGS

| Parameter                                                                                                 | Symbol                      | Min.        | Max. | Unit     |
|-----------------------------------------------------------------------------------------------------------|-----------------------------|-------------|------|----------|
| DC core supply voltage. Must always power this pin.                                                       | $V_{DD}$                    | -0.3        | 1.32 | V        |
| Power supply for charge pumps (for normal operation and programming). Must always power this pin.         | V <sub>PP</sub>             | -0.3        | 3.63 | V        |
| Analog power pad for MDDR PLL                                                                             | MSS_MDDR_PLL_VDDA           | -0.3        | 3.63 | V        |
| Analog power pad for MDDR PLL                                                                             | HPMS_MDDR_PLL_VDDA          | -0.3        | 3.63 | V        |
| Analog power pad for FDDR PLL                                                                             | FDDR_PLL_VDDA               | -0.3        | 3.63 | ٧        |
| Analog power pad for MDDR PLL                                                                             | PLL0_PLL1_MSS_MDDR_VDDA     | -0.3        | 3.63 | ٧        |
| Analog power pad for MDDR PLL                                                                             | PLL0_PLL1_HPMS_MDDR_VDDA    | -0.3        | 3.63 | V        |
| Analog power pad for PLL0–5                                                                               | CCC_XX[01]_PLL_VDDA         | -0.3        | 3.63 | ٧        |
| High supply voltage for PLL SerDes[01]                                                                    | SERDES_[01]_PLL_VDDA        | -0.3        | 3.63 | ٧        |
| Analog power for SerDes[01] PLL lane0 to lane3. This is a 2.5V SerDes internal PLL supply.                | SERDES_[01]_L[0123]_VDDAPLL | -0.3        | 2.75 | V        |
| TX/RX analog I/O voltage. Low voltage power for the lanes of SerDesIF0. This is a 1.2V SerDes PMA supply. | SERDES_[01]_L[0123]_VDDAIO  | -0.3        | 1.32 | <b>V</b> |
| PCIe/PCS power supply                                                                                     | SERDES_[01]_VDD             | -0.3        | 1.32 | V        |
| DC FPGA I/O buffer supply voltage for MSIO I/O bank                                                       | $V_{DDIx}$                  | -0.3        | 3.63 | ٧        |
| DC FPGA I/O buffer supply voltage for MSIOD/DDRIO I/O banks                                               | $V_{DDIx}$                  | -0.3        | 2.75 | ٧        |
| I/O Input voltage for MSIO I/O bank                                                                       | $V_{I}$                     | -0.3        | 3.63 | V        |
| I/O Input voltage for MSIOD/DDRIO I/O bank                                                                | VI                          | -0.3        | 2.75 | ٧        |
| Analog sense circuit supply of embedded nonvolatile memory (eNVM). Must be shorted to V <sub>PP</sub> .   | V <sub>PPNVM</sub>          | -0.3        | 3.63 | ٧        |
| Storage temperature                                                                                       | T <sub>STG</sub>            | -65         | 150  | °C       |
| Junction temperature                                                                                      | TJ                          | <b>-</b> 55 | 135  | °C       |

See Table 3-3 for flash programming and retention maximum limits. See Table 3-2 for recommended operating conditions.

TABLE 3-2: RECOMMENDED OPERATING CONDITIONS

| Parameter                                                                      | Symbol          | Min.  | Тур. | Max.  | Unit | Conditions |
|--------------------------------------------------------------------------------|-----------------|-------|------|-------|------|------------|
| Operating junction temperature                                                 | T <sub>J</sub>  | 0     | 25   | 85    | °C   | Commercial |
|                                                                                |                 | -40   | 25   | 100   | °C   | Industrial |
| Programming junction temperatures <sup>†</sup>                                 | T <sub>J</sub>  | 0     | 25   | 85    | °C   | Commercial |
|                                                                                |                 | -40   | 25   | 100   | °C   | Industrial |
| DC core supply voltage. Must always power this pin.                            | $V_{DD}$        | 1.14  | 1.2  | 1.26  | V    |            |
| Power supply for charge pumps                                                  | V <sub>PP</sub> | 2.375 | 2.5  | 2.625 | V    | 2.5V range |
| (for normal operation and programming) for the 005, 010, 025, 050, 060 devices |                 | 3.15  | 3.3  | 3.45  | V    | 3.3V range |

TABLE 3-2: RECOMMENDED OPERATING CONDITIONS (CONTINUED)

| Parameter                                                                                                 | Symbol                           | Min.                        | Тур.                       | Max.                     | Unit | Conditions |
|-----------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------|----------------------------|--------------------------|------|------------|
| Power supply for charge pumps (for normal operation and programming) for the 090 and 150 devices          | V <sub>PP</sub>                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power pad for MDDR PLL                                                                             | MSS_MDDR_PLL_VDDA                | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
|                                                                                                           |                                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power pad for MDDR PLL                                                                             | HPMS_MDDR_PLL_VDDA               | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
|                                                                                                           |                                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power pad for FDDR PLL                                                                             | FDDR_PLL_VDDA                    | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
|                                                                                                           |                                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power pad for MDDR PLL                                                                             | PLL0_PLL1_MSS_MDDR               | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
|                                                                                                           | VDDA                             | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power pad for MDDR PLL                                                                             | PLL0_PLL1_HPMS_MD-               | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
|                                                                                                           | DR_VDDA                          | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power pad for PLL0 to PLL5                                                                         | CCC_XX[01]_PLL_VDDA              | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
|                                                                                                           |                                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| High supply voltage for PLL Ser-                                                                          | SERDES_[01]_PLL_VDDA             | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
| Des[01]                                                                                                   |                                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |
| Analog power for SerDes[01] PLL Lane 0 to Lane 3. This is a 2.5V SerDes internal PLL supply.              | SERDES_[01]_L[0123]_VD-<br>DAPLL | 2.375                       | 2.5                        | 2.625                    | V    | _          |
| TX/RX analog I/O voltage. Low voltage power for the lanes of SerDesIF0. This is a 1.2V SerDes PMA supply. | SERDES_[01]_L[0123]_VD-<br>DAIO  | 1.14                        | 1.2                        | 1.26                     | V    | _          |
| PCIe/PCS power supply                                                                                     | SERDES_[01]_VDD                  | 1.14                        | 1.2                        | 1.26                     | V    | _          |
| 1.2V DC supply voltage                                                                                    | V <sub>DDIx</sub>                | 1.14                        | 1.2                        | 1.26                     | V    | _          |
| 1.5V DC supply voltage                                                                                    | V <sub>DDIx</sub>                | 1.425                       | 1.5                        | 1.575                    | V    | _          |
| 1.8V DC supply voltage                                                                                    | V <sub>DDIx</sub>                | 1.71                        | 1.8                        | 1.89                     | V    | _          |
| 2.5V DC supply voltage                                                                                    | V <sub>DDIx</sub>                | 2.375                       | 2.5                        | 2.625                    | V    | _          |
| 3.3V DC supply voltage                                                                                    | V <sub>DDIx</sub>                | 3.15                        | 3.3                        | 3.45                     | V    | _          |
| LVDS differential I/O                                                                                     | V <sub>DDIx</sub>                | 2.375                       | 2.5                        | 3.45                     | V    | _          |
| B-LVDS, M-LVDS, Mini-LVDS, RSDS differential I/O                                                          | V <sub>DDIx</sub>                | 2.375                       | 2.5                        | 2.625                    | V    | _          |
| LVPECL differential I/O                                                                                   | V <sub>DDIx</sub>                | 3.15                        | 3.3                        | 3.45                     | V    | _          |
| Reference voltage supply for FDDR and MDDR                                                                | V <sub>REFx</sub>                | 0.49 ×<br>V <sub>DDIx</sub> | 0.5 ×<br>V <sub>DDIx</sub> | 0.51 × V <sub>DDIx</sub> | V    | _          |
| Analog sense circuit supply of                                                                            | V <sub>PPNVM</sub>               | 2.375                       | 2.5                        | 2.625                    | V    | 2.5V range |
| embedded nonvolatile memory (eNVM). Must be shorted to V <sub>PP.</sub>                                   |                                  | 3.15                        | 3.3                        | 3.45                     | V    | 3.3V range |

<sup>.</sup> The SERDES\_[01]\_VDD supply must be connected to  $\ensuremath{V_{DD}}.$ 

**Note:** All power supply ramps must be strictly monotonic, without plateaus.

<sup>†.</sup> Programming at Industrial temperature range is available only with  $V_{\mbox{\footnotesize{PP}}}$  = 3.3V.

TABLE 3-3: FPGA OPERATING LIMITS (2, 3, AND 4)

| Product<br>Grade        | Element | Programming<br>Temperature                                             | Operating<br>Temperature                              | Programming<br>Cycles | Digest<br>Temperature                                                  | Digest<br>Cycles | Retention<br>(Biased/<br>Unbiased) |
|-------------------------|---------|------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|------------------------------------------------------------------------|------------------|------------------------------------|
| Commercial              | FPGA    |                                                                        | Min. $T_J = 0 ^{\circ}C$<br>Max. $T_J = 85 ^{\circ}C$ | 500                   | Min. $T_J = 0$ °C<br>Max. $T_J = 85$ °C                                | 2000             | 20 years                           |
| Industrial <sup>1</sup> | FPGA    | Min. $T_J = -40 ^{\circ}\text{C}$<br>Max. $T_J = 100 ^{\circ}\text{C}$ |                                                       |                       | Min. $T_J = -40 ^{\circ}\text{C}$<br>Max. $T_J = 100 ^{\circ}\text{C}$ | 2000             | 20 years                           |

- 1. Programming at Industrial temperature range is available only with  $V_{PP}$  = 3.3V.
- 2. The device will have 20 years of retention after 500 programming cycles.
- 3. Digest verifies integrity and is a cryptographic hash of programmed nonvolatile data.
- 4. If your product qualification requires accelerated programming cycles, see the Microchip FPGA Reliability Report about recommended methodologies. To get a copy of Microchip FPGA Reliability Report contact Tech Support: https://microchipsupport.force.com/s/.

The following table lists the embedded operating flash limits.

TABLE 3-4: EMBEDDED OPERATING FLASH LIMITS

| Product<br>Grade | Element        | Programming<br>Temperature                                             | Maximum<br>Operating<br>Temperature                                 | Programming<br>Cycles                                                 | Retention (Biased/<br>Unbiased) |
|------------------|----------------|------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------|
| Commercial       | Embedded flash | Min. $T_J = 0$ °C<br>Max. $T_J = 85$ °C                                | Min. $T_J = 0$ °C<br>Max. $T_J = 85$ °C                             | < 1000 cycles per page,<br>up to two million cycles<br>per eNVM array | 20 years                        |
|                  |                |                                                                        | Min. $T_J = 0$ °C<br>Max. $T_J = 85$ °C                             | < 10000 cycles per page,<br>up to 20 million cycles<br>per eNVM array | 10 years                        |
| Industrial       | Embedded flash | Min. $T_J = -40 ^{\circ}\text{C}$<br>Max. $T_J = 100 ^{\circ}\text{C}$ | Min $T_J = -40$ °C<br>Max $T_J = 100$ °C                            | < 1000 cycles per page,<br>up to two million cycles<br>per eNVM array | 20 years                        |
|                  |                |                                                                        | Min. T <sub>J</sub> = -40<br>°C<br>Ma.x. T <sub>J</sub> = 100<br>°C | < 10000 cycles per page,<br>up to 20 million cycles<br>per eNVM array | 10 years                        |

**Note:** If your product qualification requires accelerated programming cycles, see the Microchip FPGA Reliability Report about recommended methodologies. To get a copy of Microchip FPGA Reliability Report contact

Tech Support: https://microchipsupport.force.com/s/.

TABLE 3-5: DEVICE STORAGE TEMPERATURE AND RETENTION

| Product Grade | Storage Temperature (Tstg)                                | Retention |
|---------------|-----------------------------------------------------------|-----------|
| Commercial    | Min. T <sub>J</sub> = 0 °C<br>Max. T <sub>J</sub> = 85 °C | 20 years  |
| Industrial    | Min. $T_J = -40$ °C<br>Max. $T_J = 100$ °C                | 20 years  |

# TABLE 3-6: HIGH TEMPERATURE DATA RETENTION (HTR) LIFETIME

| T <sub>J</sub> (C) | HTR Lifetime (yrs) |
|--------------------|--------------------|
| 90                 | 20.5               |

TABLE 3-6: HIGH TEMPERATURE DATA RETENTION (HTR) LIFETIME (CONTINUED)

| 95  | 20.5 |
|-----|------|
| 100 | 20.5 |
| 105 | 17.0 |
| 110 | 15.0 |
| 115 | 13.0 |
| 120 | 11.5 |
| 125 | 10.0 |
| 130 | 8.0  |
| 135 | 6.0  |
| 140 | 4.5  |
| 145 | 3.0  |
| 150 | 1.5  |

<sup>.</sup> HTR Lifetime is the period during which a verify failure is not expected due to flash leakage.

FIGURE 3-1: HIGH TEMPERATURE DATA RETENTION (HTR)



#### 3.1.1 OVERSHOOT/UNDERSHOOT LIMITS

For AC signals, the input signal may undershoot during transitions to –1.0V for no longer than 10% of the period. The current during the transition must not exceed 100 mA.

For AC signals, the input signal may overshoot during transitions to  $V_{CCI}$  + 1.0V for no longer than 10% of the period. The current during the transition must not exceed 100 mA.

**Note:** The preceding specifications do not apply to the PCI standard. The IGLOO 2 and SmartFusion 2 PCI I/Os are compliant with the PCI standard including the PCI overshoot/undershoot specifications.

#### 3.1.2 THERMAL CHARACTERISTICS

The temperature variable in the Microchip SoC Products Group Designer software refers to the junction temperature, not the ambient, case, or board temperatures. This is an important distinction because dynamic and static power consumption causes the chip's junction temperature to be higher than the ambient, case, or board temperatures.

EQ1 through EQ3 give the relationship between thermal resistance, temperature gradient, and power.

EQ1

$$\theta_{JA} \, = \, \frac{T_J - T_A}{P}$$

EQ2

$$\theta_{JB} \, = \, \frac{T_J - T_B}{P}$$

EQ3

$$\theta_{JC} \, = \, \frac{T_J - T_C}{P}$$

where:

| $\theta_{JA}$  | = | Junction-to-air thermal resistance                             |
|----------------|---|----------------------------------------------------------------|
| $\theta_{JB}$  | = | Junction-to-board thermal resistance                           |
| $\theta_{JC}$  | = | Junction-to-case thermal resistance                            |
| $T_{J}$        | = | Junction temperature                                           |
| T <sub>A</sub> | = | Ambient temperature                                            |
| T <sub>B</sub> | = | Board temperature (measured 1.0 mm away from the package edge) |
| T <sub>C</sub> | = | Case temperature                                               |
| Р              | = | Total power dissipated by the device                           |

TABLE 3-7: PACKAGE THERMAL RESISTANCE OF SMARTFUSION 2 AND IGLOO 2 DEVICES

| Device | Still Air | 1.0 m/s       | 2.5 m/s | 0     | 0     | Unit  |
|--------|-----------|---------------|---------|-------|-------|-------|
| Device |           | $\theta_{JA}$ |         | θЈВ   | θJC   | Offic |
|        |           |               | 005     |       |       |       |
| FG484  | 19.36     | 15.81         | 14.63   | 9.74  | 5.27  | °C/W  |
| VF256  | 41.30     | 38.16         | 35.30   | 28.41 | 3.94  | °C/W  |
| VF400  | 20.19     | 16.94         | 15.41   | 8.86  | 4.95  | °C/W  |
| TQ144  | 42.80     | 36.80         | 34.50   | 37.20 | 10.80 | °C/W  |
|        |           |               | 010     |       |       |       |
| FG484  | 18.22     | 14.83         | 13.62   | 8.83  | 4.92  | °C/W  |
| VF256  | 37.36     | 34.26         | 31.45   | 24.84 | 7.89  | °C/W  |
| VF400  | 19.40     | 15.75         | 14.22   | 8.11  | 4.22  | °C/W  |
| TQ144  | 38.60     | 32.60         | 30.30   | 31.80 | 8.60  | °C/W  |
|        |           |               | 025     |       |       |       |
| FG484  | 17.03     | 13.66         | 12.45   | 7.66  | 4.18  | °C/W  |
| VF256  | 33.85     | 30.59         | 27.85   | 21.63 | 6.13  | °C/W  |
| VF400  | 18.36     | 14.89         | 13.36   | 7.12  | 3.41  | °C/W  |
| FCS325 | 29.17     | 24.87         | 23.12   | 14.44 | 2.31  | °C/W  |
| FCS158 | 36.12     | 32.05         | 29.66   | 19.02 | 5.4   | °C/W  |
|        |           |               | 050     |       |       |       |
| FG484  | 15.29     | 12.19         | 10.99   | 6.27  | 3.24  | °C/W  |
| FG896  | 14.70     | 12.50         | 10.90   | 7.20  | 4.90  | °C/W  |
| VF400  | 17.53     | 14.17         | 12.63   | 6.32  | 2.81  | °C/W  |
| FCS325 | 27.38     | 23.18         | 21.41   | 12.47 | 1.59  | °C/W  |

TABLE 3-7: PACKAGE THERMAL RESISTANCE OF SMARTFUSION 2 AND IGLOO 2 DEVICES

| Device | Still Air | 1.0 m/s       | 2.5 m/s | Δ     | Δ     | Unit |
|--------|-----------|---------------|---------|-------|-------|------|
| Device |           | $AL_{\theta}$ | θЈВ     | θJC   | Oilit |      |
|        |           |               | 060     |       | ·     |      |
| FG484  | 15.40     | 12.06         | 10.85   | 6.14  | 3.15  | °C/W |
| FG676  | 15.49     | 12.21         | 11.06   | 7.07  | 3.87  | °C/W |
| VF400  | 17.45     | 14.01         | 12.47   | 6.22  | 2.69  | °C/W |
| FCS325 | 27.03     | 22.91         | 21.25   | 12.33 | 1.54  | °C/W |
| VF784  | 15.51     | 11.63         | 10.44   | 5.83  | 3.05  | °C/W |
|        |           | •             | 090     | •     | •     |      |
| FG484  | 14.64     | 11.37         | 10.16   | 5.43  | 2.77  | °C/W |
| FG676  | 14.52     | 11.19         | 10.37   | 6.17  | 3.24  | °C/W |
| FCS325 | 26.63     | 22.26         | 20.13   | 14.24 | 2.50  | °C/W |
|        |           |               | 150     |       | ·     |      |
| FC1152 | 9.08      | 6.81          | 5.87    | 2.56  | 0.38  | °C/W |
| FCS536 | 15.01     | 12.06         | 10.76   | 3.69  | 1.55  | °C/W |
| FCV484 | 16.21     | 13.11         | 11.84   | 6.73  | 0.10  | °C/W |

#### 3.1.2.1 Theta-JA

Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is determined under standard conditions specified by JEDEC (JESD-51), but it has little relevance in the actual performance of the product. It must be used with caution, but it is useful for comparing the thermal performance of one package with another.

The maximum power dissipation allowed is calculated using EQ4. **EQ4** 

$$Maximum \ power \ allowed \ = \ \frac{T_{J(MAX)} - T_{A(MAX)}}{\theta_{JA}}$$

The absolute maximum junction temperature is 100 °C. EQ5 shows a sample calculation of the absolute maximum power dissipation allowed for the M2GL050T-FG896 package at commercial temperature and in still air, where:

$$\theta_{JA}$$
 = 14.7 °C/W (taken from Table 3-7).  
 $T_A$  = 85 °C

EQ5

Maximum power allowed = 
$$\frac{100 \text{ °C} - 85 \text{ °C}}{14.7 \text{ °C/W}} = 1.088 \text{ W}$$

The power consumption of a device can be calculated using the Microchip SoC Products Group power calculator. The device's power consumption must be lower than the calculated maximum power dissipation by the package.

If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink may be attached to the top of the case, or the airflow inside the system must be increased.

# 3.1.2.2 Theta-JB

Junction-to-board thermal resistance ( $\theta_{JB}$ ) measures the ability of the package to dissipate heat from the surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance from the junction to the board uses an isothermal ring cold plate zone concept. The ring cold plate is simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.

#### 3.1.2.3 Theta-JC

Junction-to-case thermal resistance  $(\theta_{JC})$  measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable to packages used with external heat sinks. Constant temperature is applied to the surface, which acts as a boundary condition.

This only applies to situations where all or nearly all the heat is dissipated through the surface in consideration.

#### 3.1.3 ESD PERFORMANCE

To get information about ESD, see Microchip FPGA Reliability Report. To get a copy of Microchip FPGA Reliability Report, contact Tech Support: https://microchipsupport.force.com/s/.

# 3.2 Power Consumption

The following sections describe the power consumptions of the devices.

# 3.2.1 QUIESCENT SUPPLY CURRENT

TABLE 3-8: QUIESCENT SUPPLY CURRENT CHARACTERISTICS

| Dawer Cumplice/Dlacks                                                          | Modes and Co     | onfigurations |
|--------------------------------------------------------------------------------|------------------|---------------|
| Power Supplies/Blocks                                                          | Non-Flash*Freeze | Flash*Freeze  |
| FPGA Core                                                                      | On               | Off           |
| V <sub>DD</sub> /SERDES_[01]_VDD                                               | On               | On            |
| V <sub>PP</sub> /V <sub>PPNVM</sub>                                            | On               | On            |
| HPMS_MDDR_PLL_VDDA/FDDR_PLL_VDDA/ CCC_XX[01]_PLL_VDDA/PLL0_PLL1_HPMS_MDDR_VDDA | 0V               | 0V            |
| SERDES_[01]_PLL_VDDA <sup>†</sup>                                              | 0V               | 0V            |
| SERDES_[01]_L[0123]_VDDAPLL/VDD_2V5 <sup>2</sup>                               | On               | On            |
| SERDES_[01]_L[0123]_VDDAIIO <sup>2</sup>                                       | On               | On            |
| V <sub>DDIx</sub> <sup>‡, *</sup>                                              | On               | On            |
| $V_{REFx}$                                                                     | On               | On            |
| MSSDDR CLK                                                                     | 32 kHz           | 32 kHz        |
| RAM                                                                            | On               | Sleep state   |
| System controller                                                              | 50 MHz           | 50 MHz        |
| 50 MHz oscillator (enable/disable)                                             | Enable           | Disable       |
| 1 MHz oscillator (enable/disable)                                              | Disable          | Enable        |
| Crystal oscillator (enable/disable)                                            | Disable          | Disable       |

<sup>.</sup> SERDES\_[01]\_VDD Power Supply is shorted to V<sub>DD</sub>.

<sup>†.</sup> SerDes and DDR blocks to be unused.

<sup>‡.</sup> V<sub>DDIx</sub> has been set to ON for test conditions as described. Banks on the east side should always be powered with the appropriate V<sub>DDI</sub> bank supplies. For details on bank power supplies, see "Recommendation for Unused Bank Supplies" table in the *Board and Layout Design Guidelines for SmartFusion*®2 *SoC and IGLOO*®2 *FPGAs*.

<sup>\*.</sup> No Differential (that is, LVDS) I/Os or ODT attributes must be used.

TABLE 3-9: SMARTFUSION 2 AND IGLOO 2 QUIESCENT SUPPLY CURRENT (V<sub>DD</sub> = 1.2V)— TYPICAL PROCESS

| Symbol | Modes            | 005  | 010  | 025  | 050   | 060   | 090   | 150   | Unit | Conditions                              |
|--------|------------------|------|------|------|-------|-------|-------|-------|------|-----------------------------------------|
| IDC1   | Non-Flash*Freeze | 6.2  | 6.9  | 8.9  | 13.1  | 15.3  | 15.4  | 27.5  | mA   | Typical<br>(T <sub>J</sub> = 25 °C)     |
|        |                  | 24.0 | 28.4 | 40.6 | 67.8  | 80.6  | 81.4  | 144.7 | mA   | Commercial (T <sub>J</sub> = 85 °C)     |
|        |                  | 35.2 | 41.9 | 60.5 | 102.1 | 121.4 | 122.6 | 219.1 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |
| IDC2   | Flash*Freeze     | 1.4  | 2.6  | 3.7  | 5.1   | 5.0   | 5.1   | 8.9   | mA   | Typical (T <sub>J</sub> = 25 °C)        |
|        |                  | 12.0 | 20.0 | 26.6 | 35.3  | 35.4  | 35.7  | 57.8  | mA   | Commercial (T <sub>J</sub> = 85 °C)     |
|        |                  | 18.5 | 30.8 | 41.0 | 54.5  | 54.5  | 55.0  | 89.0  | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |

TABLE 3-10: SMARTFUSION 2 AND IGLOO 2 QUIESCENT SUPPLY CURRENT (V<sub>DD</sub> = 1.26V)—WORST-CASE PROCESS

| Symbol | Modes                | 005  | 010  | 025   | 050   | 060   | 090   | 150   | Unit | Conditions                              |
|--------|----------------------|------|------|-------|-------|-------|-------|-------|------|-----------------------------------------|
| IDC1   | Non-<br>Flash*Freeze | 43.8 | 57.0 | 84.6  | 132.3 | 161.4 | 163.0 | 242.5 | mA   | Commercial<br>(T <sub>J</sub> = 85 °C)  |
|        |                      | 65.3 | 85.7 | 127.8 | 200.9 | 245.4 | 247.8 | 369.0 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |
| IDC2   | Flash*Freeze         | 29.1 | 45.6 | 51.7  | 62.7  | 69.3  | 70.0  | 84.8  | mA   | Commercial (T <sub>J</sub> = 85 °C)     |
|        |                      | 44.9 | 70.3 | 79.7  | 96.5  | 106.8 | 107.8 | 130.6 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |

# 3.2.2 PROGRAMMING CURRENTS

The following tables list programming, verify, and Inrush currents for SmartFusion 2 SoC and IGLOO 2 FPGA devices.

TABLE 3-11: CURRENTS DURING PROGRAM CYCLE, 0 °C  $\leq$  T<sub>J</sub>  $\leq$  85 °C—TYPICAL PROCESS

|                    |             |     |     |     | •   | •   |     |     |      |
|--------------------|-------------|-----|-----|-----|-----|-----|-----|-----|------|
| Power Supplies     | Voltage (V) | 005 | 010 | 025 | 050 | 060 | 090 | 150 | Unit |
| $V_{DD}$           | 1.26        | 46  | 53  | 55  | 58  | 30  | 42  | 52  | mA   |
| V <sub>PP</sub>    | 3.46        | 8   | 11  | 6   | 10  | 9   | 12  | 12  | mA   |
| V <sub>PPNVM</sub> | 3.46        | 1   | 2   | 2   | 3   | 3   | 3   |     | mA   |
| $V_{DDI}$          | 2.62        | 31  | 16  | 17  | 1   | 12  | 12  | 81  | mA   |
|                    | 3.46        | 62  | 31  | 36  | 1   | 12  | 17  | 84  | mA   |
| Number of banks    | _           | 7   | 8   | 8   | 10  | 10  | 9   | 19  |      |
|                    |             |     |     |     |     |     |     |     |      |

<sup>.</sup>  $V_{PP}$  and  $V_{PPNVM}$  are internally shorted.

TABLE 3-12: CURRENTS DURING VERIFY CYCLE, 0 °C ≤ T<sub>J</sub> ≤ 85 °C—TYPICAL PROCESS

| Power Supplies     | Voltage (V) | 005 | 010 | 025 | 050 | 060 | 090 | 150 | Unit |
|--------------------|-------------|-----|-----|-----|-----|-----|-----|-----|------|
| $V_{DD}$           | 1.26        | 44  | 53  | 55  | 58  | 33  | 41  | 51  | mA   |
| $V_{PP}$           | 3.46        | 6   | 5   | 3   | 15  | 8   | 11  | 12  | mA   |
| V <sub>PPNVM</sub> | 3.46        | 1   | 0   | 0   | 1   | 1   | 1   |     | mA   |

TABLE 3-12: CURRENTS DURING VERIFY CYCLE, 0 °C  $\leq$  T $_{J}$   $\leq$  85 °C—TYPICAL PROCESS

| $V_{DDI}$       | 2.62 | 31 | 16 | 17 | 1  | 12 | 11 | 81 | mA |
|-----------------|------|----|----|----|----|----|----|----|----|
|                 | 3.46 | 61 | 32 | 36 | 1  | 12 | 17 | 84 | mA |
| Number of banks | _    | 7  | 8  | 8  | 10 | 10 | 9  | 19 | _  |

<sup>.</sup> V<sub>PP</sub> and V<sub>PPNVM</sub> are internally shorted.

TABLE 3-13: INRUSH CURRENTS AT POWER UP, -40 °C  $\leq T_J \leq 100$  °C—TYPICAL PROCESS

| Power Supplies  | Voltage (V) | 005 | 010 | 025 | 050 | 060 | 090 | 150 | Unit |
|-----------------|-------------|-----|-----|-----|-----|-----|-----|-----|------|
| $V_{DD}$        | 1.26        | 25  | 32  | 38  | 48  | 45  | 77  | 109 | mA   |
| $V_{PP}$        | 3.46        | 33  | 49  | 36  | 180 | 13  | 36  | 51  | mA   |
| $V_{DDI}$       | 2.62        | 134 | 141 | 161 | 187 | 93  | 272 | 388 | mA   |
| Number of banks | _           | 7   | 8   | 8   | 10  | 10  | 9   | 19  | _    |

# 3.3 Average Fabric Temperature and Voltage Derating Factors

The following table lists the average temperature and voltage derating factors for fabric timing delays normalized to  $T_J$  = 85 °C, in worst-case  $V_{DD}$  = 1.14V.

TABLE 3-14: AVERAGE JUNCTION TEMPERATURE AND VOLTAGE DERATING FACTORS FOR FABRIC TIMING DELAYS

| Array Voltage V <sub>DD</sub> (V) | −40 °C | 0 °C | 25 °C | 70 °C | 85 °C | 100 °C |
|-----------------------------------|--------|------|-------|-------|-------|--------|
| 1.14                              | 0.83   | 0.89 | 0.92  | 0.98  | 1.00  | 1.02   |
| 1.2                               | 0.75   | 0.80 | 0.83  | 0.89  | 0.91  | 0.93   |
| 1.26                              | 0.69   | 0.73 | 0.76  | 0.81  | 0.83  | 0.85   |

# 3.4 Timing Model

This section describes timing model and timing parameters.

# FIGURE 3-2: TIMING MODEL



The following table lists the timing model parameters in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14$ V.

TABLE 3-15: TIMING MODEL PARAMETERS

| Index | Symbol             | Description                                   | -1    | Unit | For More Information |
|-------|--------------------|-----------------------------------------------|-------|------|----------------------|
| Α     | T <sub>PY</sub>    | Propagation delay of DDR3 receiver            | 1.605 | ns   | See Table 3-137      |
| В     | T <sub>ICLKQ</sub> | Clock-to-Q of the input data register         | 0.16  | ns   | See Table 3-221      |
|       | T <sub>ISUD</sub>  | Setup time of the input data register         | 0.357 | ns   | See Table 3-221      |
| С     | T <sub>RCKH</sub>  | Input high delay for global clock             | 1.53  | ns   | See Table 3-227      |
|       | T <sub>RCKL</sub>  | Input low delay for global clock              | 0.897 | ns   | See Table 3-227      |
| D     | T <sub>PY</sub>    | Input propagation delay of LVDS receiver      | 2.774 | ns   | See Table 3-167      |
| E     | T <sub>DP</sub>    | Propagation delay of a three-input AND gate   | 0.198 | ns   | See Table 3-223      |
| F     | T <sub>DP</sub>    | Propagation delay of an OR gate               | 0.179 | ns   | See Table 3-223      |
| G     | T <sub>DP</sub>    | Propagation delay of an LVDS trans-<br>mitter | 2.136 | ns   | See Table 3-169      |
| Н     | T <sub>DP</sub>    | Propagation delay of a three-input XOR Gate   | 0.241 | ns   | See Table 3-223      |

TABLE 3-15: TIMING MODEL PARAMETERS (CONTINUED)

| Index | Symbol             | Description                                                                                        | -1    | Unit | For More Information |
|-------|--------------------|----------------------------------------------------------------------------------------------------|-------|------|----------------------|
| 1     | T <sub>DP</sub>    | Propagation delay of LVCMOS 2.5V transmitter, drive strength of 16 mA on the MSIO bank             | 2.412 | ns   | See Table 3-46       |
| J     | T <sub>DP</sub>    | Propagation delay of a two-input NAND gate                                                         | 0.179 | ns   | See Table 3-223      |
| K     | T <sub>DP</sub>    | Propagation delay of LVCMOS 2.5V transmitter, drive strength of 8 mA on the MSIO bank              | 2.309 | ns   | See Table 3-46       |
| L     | T <sub>CLKQ</sub>  | Clock-to-Q of the data register                                                                    | 0.108 | ns   | See Table 3-224      |
|       | T <sub>SUD</sub>   | Setup time of the data register                                                                    | 0.254 | ns   | See Table 3-224      |
| М     | T <sub>DP</sub>    | Propagation delay of a two-input AND gate                                                          | 0.179 | ns   | See Table 3-223      |
| N     | T <sub>OCLKQ</sub> | Clock-to-Q of the output data register                                                             | 0.263 | ns   | See Table 3-220      |
|       | T <sub>OSUD</sub>  | Setup time of the output data register                                                             | 0.19  | ns   | See Table 3-220      |
| 0     | T <sub>DP</sub>    | Propagation delay of SSTL2, Class I transmitter on the MSIO bank                                   | 2.055 | ns   | See Table 3-114      |
| Р     | T <sub>DP</sub>    | Propagation delay of LVCMOS 1.5V transmitter, drive strength of 12 mA, fast slew on the DDRIO bank | 3.316 | ns   | See Table 3-70       |

# 3.5 User I/O Characteristics

There are three types of I/Os supported in the IGLOO 2 FPGA and SmartFusion 2 SoC FPGA families: MSIO, MSIOD, and DDRIO I/O banks. The I/O standards supported by the different I/O banks is described in the I/Os section of the UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide.

# 3.5.1 INPUT BUFFER AND AC LOADING

The following figure shows the input buffer and AC loading.

# FIGURE 3-3: INPUT BUFFER AC LOADING



# 3.5.2 OUTPUT BUFFER AND AC LOADING

The following figure shows the output buffer and AC loading.

#### FIGURE 3-4: OUTPUT BUFFER AC LOADING



Voltage-Referenced, Singled-Ended I/O Test Setup



Differential I/O Test Setup



# 3.5.3 TRISTATE BUFFER AND AC LOADING

The tristate path for enable path loadings is described in the respective specifications. The following figure shows the methodology of characterization illustrated by the enable path test point.

FIGURE 3-5: TRISTATE BUFFER FOR ENABLE PATH TEST POINT





# 3.5.4 I/O SPEEDS

This section describes the maximum data rate summary of I/O in worst-case industrial conditions. See the individual I/O standards for operating conditions.

TABLE 3-16: MAXIMUM DATA RATE SUMMARY TABLE FOR SINGLE-ENDED I/O IN WORST-CASE INDUSTRIAL CONDITIONS

| I/O                    | MSIO | MSIOD | DDRIO | Unit |
|------------------------|------|-------|-------|------|
| PCI 3.3V               | 630  | _     | _     | Mbps |
| LVTTL 3.3V             | 600  | _     | _     | Mbps |
| LVCMOS 3.3V            | 600  | _     | _     | Mbps |
| LVCMOS 2.5V            | 410  | 420   | 400   | Mbps |
| LVCMOS 1.8V            | 295  | 400   | 400   | Mbps |
| LVCMOS 1.5V            | 160  | 220   | 235   | Mbps |
| LVCMOS 1.2V            | 120  | 160   | 200   | Mbps |
| LPDDR-LVCMOS 1.8V mode | _    | _     | 400   | Mbps |

TABLE 3-17: MAXIMUM DATA RATE SUMMARY TABLE FOR VOLTAGE-REFERENCED I/O IN WORST-CASE INDUSTRIAL CONDITIONS

| I/O       | MSIO | MSIOD | DDRIO | Unit |
|-----------|------|-------|-------|------|
| LPDDR     | _    | _     | 400   | Mbps |
| HSTL1.5V  | _    | _     | 400   | Mbps |
| SSTL 2.5V | 510  | 700   | 400   | Mbps |
| SSTL 1.8V | _    | _     | 667   | Mbps |
| SSTL 1.5V | _    | _     | 667   | Mbps |

TABLE 3-18: MAXIMUM DATA RATE SUMMARY TABLE FOR DIFFERENTIAL I/O IN WORST-CASE INDUSTRIAL CONDITIONS

| I/O                 | MSIO | MSIOD | Unit |
|---------------------|------|-------|------|
| LVPECL (input only) | 900  | _     | Mbps |
| LVDS 3.3V           | 535  | _     | Mbps |
| LVDS 2.5V           | 535  | 700   | Mbps |
| RSDS                | 520  | 700   | Mbps |
| BLVDS               | 500  | _     | Mbps |
| MLVDS               | 500  | _     | Mbps |
| Mini-LVDS           | 520  | 700   | Mbps |

TABLE 3-19: MAXIMUM FREQUENCY SUMMARY TABLE FOR SINGLE-ENDED I/O IN WORST-CASE INDUSTRIAL CONDITIONS

| I/O                     | MSIO  | MSIOD | DDRIO | Unit |
|-------------------------|-------|-------|-------|------|
| PCI 3.3V                | 315   | _     | _     | MHz  |
| LVTTL 3.3V              | 300   | _     | _     | MHz  |
| LVCMOS 3.3V             | 300   | _     | _     | MHz  |
| LVCMOS 2.5V             | 205   | 210   | 200   | MHz  |
| LVCMOS 1.8V             | 147.5 | 200   | 200   | MHz  |
| LVCMOS 1.5V             | 80    | 110   | 118   | MHz  |
| LVCMOS 1.2V             | 60    | 80    | 100   | MHz  |
| LPDDR- LVCMOS 1.8V mode | _     | _     | 200   | MHz  |

TABLE 3-20: MAXIMUM FREQUENCY SUMMARY TABLE FOR VOLTAGE-REFERENCED I/O IN WORST-CASE INDUSTRIAL CONDITIONS

| I/O       | MSIO | MSIOD | DDRIO | Unit |
|-----------|------|-------|-------|------|
| LPDDR     | _    | _     | 200   | MHz  |
| HSTL1.5V  | _    | _     | 200   | MHz  |
| SSTL 2.5V | 255  | 350   | 200   | MHz  |
| SSTL 1.8V | _    | _     | 334   | MHz  |
| SSTL 1.5V | _    | _     | 334   | MHz  |

TABLE 3-21: MAXIMUM FREQUENCY SUMMARY TABLE FOR DIFFERENTIAL I/O IN WORST-CASE INDUSTRIAL CONDITIONS

| I/O                 | MSIO  | MSIOD | Unit |
|---------------------|-------|-------|------|
| LVPECL (input only) | 450   | _     | MHz  |
| LVDS 3.3V           | 267.5 | _     | MHz  |
| LVDS 2.5V           | 267.5 | 350   | MHz  |
| RSDS                | 260   | 350   | MHz  |
| BLVDS               | 250   | _     | MHz  |
| MLVDS               | 250   | _     | MHz  |
| Mini-LVDS           | 260   | 350   | MHz  |

# 3.5.5 DETAILED I/O CHARACTERISTICS

TABLE 3-22: INPUT CAPACITANCE, LEAKAGE CURRENT, AND RAMP TIME

| Symbol                              | Description                                                 | Maximum | Unit                    | Conditions              |
|-------------------------------------|-------------------------------------------------------------|---------|-------------------------|-------------------------|
| C <sub>IN</sub>                     | Input capacitance                                           | 10      | pF                      | _                       |
| I <sub>IL</sub> (dc)                | Input current low                                           | 400     | μA                      | V <sub>DDI</sub> = 2.5V |
|                                     | (Applicable to HSTL/SSTL inputs only)                       | 500     | μA                      | V <sub>DDI</sub> = 1.8V |
|                                     | 600                                                         | μA      | V <sub>DDI</sub> = 1.5V |                         |
|                                     | Input current low (Applicable to all other digital inputs)  | 10      | μА                      |                         |
| I <sub>IH</sub> (dc)                | Input current high                                          | 400     | μA                      | V <sub>DDI</sub> = 2.5V |
|                                     | (Applicable to HSTL/SSTL inputs only)                       | 500     | μA                      | V <sub>DDI</sub> = 1.8V |
|                                     |                                                             | 600     | μA                      | $V_{DDI} = 1.5V^{1}$    |
|                                     | Input current high (Applicable to all other digital inputs) | 10      | μА                      | _                       |
| T <sub>RAMPIN</sub> <sup>2, 3</sup> | Input ramp time (Applicable to all digital inputs)          | 50      | ns                      | _                       |

<sup>.</sup> Applicable when I/O pair is programmed with an HSTL/SSTL I/O type on IOP and an un-terminated I/O type (for example, LVCMOS) on ION pad.

The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of DDRIO I/O bank at  $V_{OH}/V_{OL}$  level.

TABLE 3-23: I/O WEAK PULL-UP/PULL-DOWN RESISTANCES FOR DDRIO I/O BANK

| R (WEAK PULL-UP) at $V_{OH}$ ( $\Omega$ ) |       | $R(\Omega)$ R (WEAK PULL-DOWN) at $R(\Omega)$ |       |       |
|-------------------------------------------|-------|-----------------------------------------------|-------|-------|
| V <sub>DDI</sub> Domain                   | Min.  | Max.                                          | Min.  | Max.  |
| 2.5 V <sup>, †</sup>                      | 10K   | 17.8K                                         | 9.98K | 18K   |
| 1.8 V <sup>1, 2</sup>                     | 10.3K | 19.1K                                         | 10.3K | 19.5K |
| 1.5 V <sup>1, 2</sup>                     | 10.6K | 20.2K                                         | 10.6K | 21.1K |
| 1.2 V <sup>1, 2</sup>                     | 11.1K | 22.7K                                         | 11.2K | 24.6K |

<sup>.</sup> R(WEAK PULL-DOWN) = (VOLspec)/I(WEAK PULL-DOWN MAX).

The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of MSIO I/O bank at  $V_{OH}/V_{OL}$  level.

TABLE 3-24: I/O WEAK PULL-UP/PULL-DOWN RESISTANCES FOR MSIO I/O BANK

| V <sub>DDI</sub> Domain | R (WEAK PULL | -UP) at V <sub>OH</sub> (Ω) | R (WEAK PULL-DOWN) at V <sub>OL</sub> |       |
|-------------------------|--------------|-----------------------------|---------------------------------------|-------|
| V <sub>DDI</sub> Domain | Min.         | Max.                        | Min.                                  | Max.  |
| 3.3 V                   | 9.9K         | 17.1K                       | 9.98K                                 | 17.5K |
| 2.5 V <sup>, †</sup>    | 10K          | 17.6K                       | 10.1K                                 | 18.4K |
| 1.8 V <sup>1, 2</sup>   | 10.4K        | 19.1K                       | 10.4K                                 | 20.4K |
| 1.5 V <sup>1, 2</sup>   | 10.7K        | 20.4K                       | 10.8K                                 | 22.2K |
| 1.2 V <sup>1, 2</sup>   | 11.3K        | 23.2K                       | 11.5K                                 | 26.7K |

R(WEAK PULL-DOWN) = (VOLspec)/I(WEAK PULL-DOWN MAX).

<sup>2.</sup> Input signal must be monotonic.

<sup>3.</sup> Device inputs on MSIO, MSIOD, and DEVRST pins verified to function up to 1 ms ramp rate with no reliability issues. Timing is only characterized to 50 ns.

<sup>†.</sup> R(WEAK PULL-UP) = (VDDImax – VOHspec)/I(WEAK PULL-UP MIN).

†. R(WEAK PULL-UP) = (VDDImax – VOHspec)/I(WEAK PULL-UP MIN).

The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of MSIOD I/O bank at  $V_{OH}/V_{OL}$  level.

TABLE 3-25: I/O WEAK PULL-UP/PULL-DOWN RESISTANCES FOR MSIOD I/O BANK

| V Domain                | R (WEAK PULL | -UP) at V <sub>OH</sub> (Ω) | R (WEAK PULL-I | DOWN) at V <sub>OL</sub> (Ω) |
|-------------------------|--------------|-----------------------------|----------------|------------------------------|
| V <sub>DDI</sub> Domain | Min.         | Max.                        | Min.           | Max.                         |
| 2.5 V <sup>, †</sup>    | 9.6K         | 16.6K                       | 9.5K           | 16.4K                        |
| 1.8 V <sup>1, 2</sup>   | 9.7K         | 17.3K                       | 9.7K           | 17.1K                        |
| 1.5 V <sup>1, 2</sup>   | 9.9K         | 18K                         | 9.8K           | 17.6K                        |
| 1.2 V <sup>1, 2</sup>   | 10.3K        | 19.6K                       | 10K            | 19.1K                        |

<sup>.</sup> R(WEAK PULL-DOWN) = (VOLspec)/I(WEAK PULL-DOWN MAX).

The following table lists the hysteresis voltage value for schmitt trigger mode input buffers.

TABLE 3-26: SCHMITT TRIGGER INPUT HYSTERESIS

| Input Buffer Configuration      | Hysteresis Value (Typical, Unless Otherwise Noted) |
|---------------------------------|----------------------------------------------------|
| 3.3V LVTTL/LVCMOS/<br>PCI/PCI-X | 0.05 × V <sub>DDI</sub> (worst-case)               |
| 2.5V LVCMOS                     | 0.05 × V <sub>DDI</sub> (worst-case)               |
| 1.8V LVCMOS                     | 0.1 × V <sub>DDI</sub> (worst-case)                |
| 1.5V LVCMOS                     | 60 mV                                              |
| 1.2V LVCMOS                     | 20 mV                                              |

#### 3.5.5.1 Device Reset

**TABLE 3-27: DEVICE RESET** 

| Pin               | Type  | Description                                                                                                                                                       | Unused Conditions                                    |
|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Device Reset I/Os |       |                                                                                                                                                                   |                                                      |
| DEVRST_N          | Input | Device reset. Active-low and powered by V <sub>PP</sub> . It is an asynchronous signal and Schmitt trigger input with the maximum slew rate must not exceed 1 us. | Pull-up to $V_{PP}$ through a 10 $K\Omega$ resistor. |

#### 3.5.5.2 JTAG Pins

JTAG pins can operate at any voltage: 1.2V/1.5V/1.8V/2.5V or 3.3V (nominal). The debug port is implemented using a Serial Wire JTAG Debug Port (SWJ-DP), than a Serial Wire Debug Port (SW-DP). This enables either the M3 JTAG or the software protocol for debugging.

<sup>†.</sup> R(WEAK PULL-UP) = (VDDImax – VOHspec)/I(WEAK PULL-UP MIN).

TABLE 3-28: JTAG PIN NAMES AND DESCRIPTIONS

| Name                        | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                  | Unused Conditions                                                                      |
|-----------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| JTAGSEL                     | Input | JTAG controller selection.  If JTAGSEL is pulled High, then an external TAP controller connects to the JTAG interface—system controller TAP.  If JTAGSEL is pulled Low, then an external TAP controller connects to either the Cortex-M3  JTAG TAP (if debug is enabled) or an auxiliary TAP) if debug is disabled).                                                                                                         | Pull-up to V <sub>DDI</sub> (JTAG bank) through 1 KΩ resistor.                         |
| JTAG_TCK/M3_TCK             | Input | Test clock. Serial input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/pull-down resistor. If JTAG is not used, Microchip recommends tying it off. Connect TCK through the 1 K $\Omega$ resistor to GND or 3.3V through a resistor placed close to the FPGA pin.                                                                                                                     | Connect to either VDD#(JTAG) or VSS through a 200 K $\Omega$ to 1 K $\Omega$ resistor. |
| JTAG_TDI/M3_TDI             | Input | Test data. Serial input for JTAG boundary scan, ISP, and UJTAG usage. TDI pin has an internal weak pull-up resistor.                                                                                                                                                                                                                                                                                                         | Do Not Connect (DNC).                                                                  |
| JTAG_TDO/M3_TDO/<br>M3_SWO  | Input | Test data. Serial input for JTAG boundary scan, ISP, and UJTAG usage. The TDO pin does not have an internal pull-up/pull-down resistor. M3_SWO: Serial Wire Viewer Output.                                                                                                                                                                                                                                                   | DNC                                                                                    |
| JTAG_TMS/M3_TMS/<br>M3SWDIO | Input | Test mode select. The TMS pin has an internal weak pull-up resistor. M3_SWDIO: Serial Wire Debug data Input/Output.                                                                                                                                                                                                                                                                                                          | DNC                                                                                    |
| JTAG_TRSTB/<br>M3_TRSTB     | Input | Boundary Scan Reset Pin. The TRSTB pin functions as an active low input to asynchronously initialize (or reset) the boundary scan circuitry. The TRSTB pin has an internal weak pull-up resistor. In critical applications, an upset in the JTAG circuit can allow entering an undesired JTAG state. In such cases, Microchip recommends that you tie off TRSTB to GND through a resistor (1K) placed close to the FPGA pin. | DNC or pull-down to VSS through a $K\Omega$ resistor for upset immunity.               |

JTAG pins can operate at any voltage: 1.2V/1.5V/1.8V/2.5V or 3.3V (nominal). The debug port is implemented using a Serial Wire JTAG Debug Port (SWJ-DP), than a Serial Wire Debug Port (SW-DP). This enables either the M3 JTAG or the software protocol for debugging.

#### 3.5.6 SINGLE-ENDED I/O STANDARDS

### 3.5.6.1 Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS)

LVCMOS is a widely used switching standard implemented in CMOS transistors. This standard is defined by JEDEC (JESD 8-5). The LVCMOS standards supported in IGLOO 2 FPGAs and SmartFusion 2 SoC FPGAs are: LVCMOS12, LVCMOS15, LVCMOS18, LVCMOS25, and LVCMOS33.

#### 3.5.6.2 3.3V LVCMOS/LVTTL

LVCMOS 3.3V or Low-Voltage Transistor-Transistor Logic (LVTTL) is a general standard for 3.3V applications.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-29: LVTTL/LVCMOS 3.3V DC RECOMMENDED DC OPERATING CONDITIONS (APPLICABLE TO MSIO I/O BANK ONLY)

| Parameter      | Symbol    | Min. | Тур. | Max. | Unit |
|----------------|-----------|------|------|------|------|
| Supply voltage | $V_{DDI}$ | 3.15 | 3.3  | 3.45 | V    |

TABLE 3-30: LVTTL/LVCMOS 3.3V INPUT VOLTAGE SPECIFICATION (APPLICABLE TO MSIO I/O BANK ONLY)

| Parameter                      | Symbol               | Min. | Max. | Unit |
|--------------------------------|----------------------|------|------|------|
| DC input logic high            | V <sub>IH</sub> (DC) | 2.0  | 3.45 | V    |
| DC input logic low             | V <sub>IL</sub> (DC) | -0.3 | 0.8  | V    |
| Input current high             | I <sub>IH</sub> (DC) | _    | _    | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _    | _    | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-31: LVCMOS 3.3V DC OUTPUT VOLTAGE SPECIFICATION (APPLICABLE TO MSIO I/O BANK ONLY)

| Parameter                        | Symbol          | Min.                  | Max. | Unit |
|----------------------------------|-----------------|-----------------------|------|------|
| DC output logic high             | V <sub>OH</sub> | V <sub>DDI</sub> -0.4 | _    | V    |
| DC output logic low <sup>1</sup> | V <sub>OL</sub> | _                     | 0.4  | V    |

<sup>.</sup> The  $V_{OH}/V_{OL}$  test points selected ensure compliance with LVCMOS 3.3V JESD8-B requirements.

# TABLE 3-32: LVTTL 3.3V DC OUTPUT VOLTAGE SPECIFICATION (APPLICABLE TO MSIO I/O BANK ONLY)

| Parameter            | Symbol          | Min. | Max. | Unit |
|----------------------|-----------------|------|------|------|
| DC output logic high | V <sub>OH</sub> | 2.4  | _    | V    |
| DC output logic low  | V <sub>OL</sub> | _    | 0.4  | V    |

TABLE 3-33: LVTTL/LVCMOS 3.3V AC MAXIMUM SWITCHING SPEED (APPLICABLE TO MSIO I/O BANK ONLY)

| Parameter                             | Symbol           | Max. | Unit | Conditions                                 |
|---------------------------------------|------------------|------|------|--------------------------------------------|
| Maximum data rate (for MSIO I/O bank) | D <sub>MAX</sub> | 600  | Mbps | AC loading: 17 pF load, maximum drive/slew |

TABLE 3-34: LVTTL/LVCMOS 3.3V AC TEST PARAMETER SPECIFICATIONS (APPLICABLE TO MSIO I/O BANK ONLY)

| Parameter                                                                                           | Symbol            | Тур. | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | 1.4  | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5    | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                 | C <sub>LOAD</sub> | 5    | pF   |

TABLE 3-35: LVTTL/LVCMOS 3.3V TRANSMITTER DRIVE STRENGTH SPECIFICATIONS FOR MSIO I/O BANK

| Output Drive Selection | V <sub>OH</sub><br>(V) | V <sub>OL</sub><br>(V) | IOH (at V <sub>OH</sub> )<br>mA | IOL (at V <sub>OL</sub> )<br>mA |
|------------------------|------------------------|------------------------|---------------------------------|---------------------------------|
| 2 mA                   | V <sub>DDI</sub> -0.4  | 0.4                    | 2                               | 2                               |
| 4 mA                   | V <sub>DDI</sub> -0.4  | 0.4                    | 4                               | 4                               |
| 8 mA                   | V <sub>DDI</sub> -0.4  | 0.4                    | 8                               | 8                               |
| 12 mA                  | V <sub>DDI</sub> -0.4  | 0.4                    | 12                              | 12                              |
| 16 mA                  | V <sub>DDI</sub> -0.4  | 0.4                    | 16                              | 16                              |
| 20 mA                  | V <sub>DDI</sub> -0.4  | 0.4                    | 20                              | 20                              |

**Note:** For a detailed I/V curve, use the corresponding IBIS models:

- For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation.
- For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation.

# **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J = 85$  °C,  $V_{DD} = 1.14V$ , and  $V_{DDI} = 3.0V$ .

TABLE 3-36: LVTTL/LVCMOS 3.3V RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS)

| On-Die Termination | Tı        | PY    | T <sub>P</sub> | Unit  |       |
|--------------------|-----------|-------|----------------|-------|-------|
| (ODT)              | <b>–1</b> | -Std  | <b>–</b> 1     | -Std  | Oille |
| None               | 2.262     | 2.663 | 2.289          | 2.695 | ns    |

TABLE 3-37: LVTTL/LVCMOS 3.3V TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output Slew        |         | T <sub>DP</sub> |       | Т     | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> 1 |      |
|--------------------|---------|-----------------|-------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-------------------|------|
| Drive<br>Selection | Control | -1              | -Std  | -1    | -Std            | -1    | -Std            | -1    | -Std            | -1    | -Std              | Unit |
| 2 mA               | Slow    | 3.192           | 3.755 | 3.47  | 4.083           | 2.969 | 3.494           | 1.856 | 2.183           | 3.337 | 3.926             | ns   |
| 4 mA               | Slow    | 2.331           | 2.742 | 2.673 | 3.145           | 2.526 | 2.973           | 3.034 | 3.569           | 4.451 | 5.236             | ns   |
| 8 mA               | Slow    | 2.135           | 2.511 | 2.33  | 2.741           | 2.297 | 2.703           | 4.532 | 5.331           | 4.825 | 5.676             | ns   |
| 12 mA              | Slow    | 2.052           | 2.414 | 2.107 | 2.479           | 2.162 | 2.544           | 5.75  | 6.764           | 5.445 | 6.406             | ns   |
| 16 mA              | Slow    | 2.062           | 2.425 | 2.072 | 2.438           | 2.145 | 2.525           | 5.993 | 7.05            | 5.625 | 6.618             | ns   |
| 20 mA              | Slow    | 2.148           | 2.527 | 1.999 | 2.353           | 2.088 | 2.458           | 6.262 | 7.367           | 5.876 | 6.913             | ns   |

. Delay increases with drive strength are inherent to built-in slew control circuitry for Simultaneous Switching Output (SSO) management.

#### 3.5.7 2.5V LVCMOS

LVCMOS 2.5V is a general standard for 2.5V applications and is supported in IGLOO 2 FPGA and SmartFusion 2 SoC FPGAs that follow the JEDEC specification JESD8-5A.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-38: LVCMOS 2.5 V DC RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit |
|----------------|-----------|-------|------|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5  | 2.625 | V    |

TABLE 3-39: LVCMOS 2.5 V DC INPUT VOLTAGE SPECIFICATION

| Parameter                                           | Symbol               | Min. | Max.  | Unit |
|-----------------------------------------------------|----------------------|------|-------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 1.7  | 2.625 | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 1.7  | 3.45  | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3 | 0.7   | ٧    |
| Input current high                                  | I <sub>IH</sub> (DC) | _    | _     | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) | _    | _     | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-40: LVCMOS 2.5V DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol                       | Min.                   | Max. | Unit |
|----------------------|------------------------------|------------------------|------|------|
| DC output logic high | V <sub>OH</sub>              | V <sub>DDI</sub> – 0.4 | _    | V    |
| DC output logic low  | V <sub>OL</sub> <sup>1</sup> | _                      | 0.4  | V    |

<sup>.</sup> The VOH/VOL test points selected ensure compliance with LVCMOS 2.5 V JEDEC8-5A requirements.

TABLE 3-41: LVCMOS 2.5V AC MINIMUM AND MAXIMUM SWITCHING SPEED

| Parameter                              | Symbol           | Max. | Unit | Conditions                                 |
|----------------------------------------|------------------|------|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 400  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 410  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 420  | Mbps | AC loading: 17 pF load, maximum drive/slew |

TABLE 3-42: LVCMOS 2.5V AC CALIBRATED IMPEDANCE OPTION

| Parameter                                                         | Symbol   | Тур.                      | Unit |
|-------------------------------------------------------------------|----------|---------------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | Rodt_cal | 75, 60, 50, 33,<br>25, 20 | Ω    |

TABLE 3-43: LVCMOS 2.5V AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol           | Тур. | Unit |
|-----------------------------------------------------------------------------------------------------|------------------|------|------|
| Measuring/trip point for data path                                                                  | $V_{TRIP}$       | 1.2  | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub> | 2K   | Ωσ   |

TABLE 3-43: LVCMOS 2.5V AC TEST PARAMETER SPECIFICATIONS (CONTINUED)

| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5 | pF |
|-------------------------------------------------------------------------------------------------------------|-------------------|---|----|
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5 | pF |

TABLE 3-44: LVCMOS 2.5V TRANSMITTER DRIVE STRENGTH SPECIFICATIONS

|                  | Output Dri        | ve Selection                                            | VOH (V)               | VOL (V) |                 |                 |
|------------------|-------------------|---------------------------------------------------------|-----------------------|---------|-----------------|-----------------|
| MSIO I/O<br>Bank | MSIOD I/O<br>Bank | DDRIO I/O Bank<br>(With Software Default<br>Fixed Code) | Min.                  | Max.    | IOH (at VOH) mA | IOL (at VOL) mA |
| 2 mA             | 2 mA              | 2 mA                                                    | V <sub>DDI</sub> -0.4 | 0.4     | 2               | 2               |
| 4 mA             | 4 mA              | 4 mA                                                    | V <sub>DDI</sub> –0.4 | 0.4     | 4               | 4               |
| 6 mA             | 6 mA              | 6 mA                                                    | V <sub>DDI</sub> –0.4 | 0.4     | 6               | 6               |
| 8 mA             | 8 mA              | 8 mA                                                    | V <sub>DDI</sub> –0.4 | 0.4     | 8               | 8               |
| 12 mA            | 12 mA             | 12 mA                                                   | V <sub>DDI</sub> –0.4 | 0.4     | 12              | 12              |
| 16 mA            | _                 | 16 mA                                                   | V <sub>DDI</sub> –0.4 | 0.4     | 16              | 16              |

**Note:** For board design considerations, output slew rates extraction, detailed output buffer resistances, and I/V curve, use the corresponding IBIS models located at:

- For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation
- For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V, and  $V_{DDI}$  = 2.375V.

TABLE 3-45: LVCMOS 2.5V RECEIVER CHARACTERISTICS (INPUT BUFFERS)

|                                   | On-Die Termination | Т     | PY    | T     | Unit  |      |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
|                                   | (ODT)              | -1    | -Std  | -1    | -Std  | Unit |
| LVCMOS 2.5 V (for DDRIO I/O bank) | None               | 1.823 | 2.145 | 1.932 | 2.274 | ns   |
| LVCMOS 2.5 V (for MSIO I/O bank)  | None               | 2.486 | 2.925 | 2.495 | 2.935 | ns   |
| LVCMOS 2.5 V (for MSIOD I/O bank) | None               | 2.29  | 2.694 | 2.305 | 2.712 | ns   |

TABLE 3-46: LVCMOS 2.5V TRANSMITTER CHARACTERISTICS FOR DDRIO BANK (OUTPUT AND TRISTATE BUFFERS)

| Output             | Slew           | Т     | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |           | T <sub>HZ</sub> |       | T <sub>LZ</sub> <sup>1</sup> |      |
|--------------------|----------------|-------|-----------------|-------|-----------------|-------|-----------------|-----------|-----------------|-------|------------------------------|------|
| Drive<br>Selection | Control        | -1    | -Std            | -1    | -Std            | -1    | -Std            | <b>–1</b> | -Std            | -1    | -Std                         | Unit |
| 2 mA               | Slow           | 3.657 | 4.302           | 3.393 | 3.991           | 3.675 | 4.323           | 3.894     | 4.582           | 3.552 | 4.18                         | ns   |
|                    | Medium         | 3.374 | 3.97            | 3.139 | 3.693           | 3.396 | 3.995           | 3.635     | 4.277           | 3.253 | 3.828                        | ns   |
|                    | Medium<br>fast | 3.239 | 3.811           | 3.036 | 3.572           | 3.261 | 3.836           | 3.519     | 4.141           | 3.128 | 3.681                        | ns   |
|                    | Fast           | 3.224 | 3.793           | 3.029 | 3.563           | 3.246 | 3.818           | 3.512     | 4.132           | 3.119 | 3.67                         | ns   |
| 4 mA               | Slow           | 3.095 | 3.641           | 2.705 | 3.182           | 3.088 | 3.633           | 4.738     | 5.575           | 4.348 | 5.116                        | ns   |
|                    | Medium         | 2.825 | 3.324           | 2.488 | 2.927           | 2.823 | 3.321           | 4.492     | 5.285           | 4.063 | 4.781                        | ns   |
|                    | Medium<br>fast | 2.701 | 3.178           | 2.384 | 2.804           | 2.698 | 3.173           | 4.364     | 5.135           | 3.945 | 4.642                        | ns   |
|                    | Fast           | 2.69  | 3.165           | 2.377 | 2.796           | 2.687 | 3.161           | 4.359     | 5.129           | 3.94  | 4.636                        | ns   |

TABLE 3-46: LVCMOS 2.5V TRANSMITTER CHARACTERISTICS FOR DDRIO BANK (OUTPUT AND TRISTATE BUFFERS) (CONTINUED)

| Output             | Slew           | Т     | DP    | 1     | ZL    | 1     | ZH    | Т     | HZ    | T <sub>LZ</sub> <sup>1</sup> |       | Unit |
|--------------------|----------------|-------|-------|-------|-------|-------|-------|-------|-------|------------------------------|-------|------|
| Drive<br>Selection | Control        | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1                           | -Std  | Unit |
| 6 mA               | Slow           | 2.919 | 3.434 | 2.491 | 2.93  | 2.902 | 3.414 | 5.085 | 5.983 | 4.674                        | 5.5   | ns   |
|                    | Medium         | 2.65  | 3.118 | 2.279 | 2.681 | 2.642 | 3.108 | 4.845 | 5.701 | 4.375                        | 5.148 | ns   |
|                    | Medium<br>fast | 2.529 | 2.975 | 2.176 | 2.56  | 2.521 | 2.965 | 4.724 | 5.558 | 4.259                        | 5.011 | ns   |
|                    | Fast           | 2.516 | 2.96  | 2.168 | 2.551 | 2.508 | 2.95  | 4.717 | 5.55  | 4.251                        | 5.002 | ns   |
| 8 mA               | Slow           | 2.863 | 3.368 | 2.427 | 2.855 | 2.844 | 3.346 | 5.196 | 6.114 | 4.769                        | 5.612 | ns   |
|                    | Medium         | 2.599 | 3.058 | 2.217 | 2.608 | 2.59  | 3.047 | 4.952 | 5.827 | 4.471                        | 5.261 | ns   |
|                    | Medium<br>fast | 2.483 | 2.921 | 2.114 | 2.487 | 2.473 | 2.91  | 4.832 | 5.685 | 4.364                        | 5.134 | ns   |
|                    | Fast           | 2.467 | 2.902 | 2.106 | 2.478 | 2.457 | 2.89  | 4.826 | 5.678 | 4.348                        | 5.116 | ns   |
| 12 mA              | Slow           | 2.747 | 3.232 | 2.296 | 2.701 | 2.724 | 3.204 | 5.39  | 6.342 | 4.938                        | 5.81  | ns   |
|                    | Medium         | 2.493 | 2.934 | 2.102 | 2.473 | 2.483 | 2.921 | 5.166 | 6.078 | 4.65                         | 5.471 | ns   |
|                    | Medium<br>fast | 2.382 | 2.803 | 2.006 | 2.36  | 2.371 | 2.789 | 5.067 | 5.962 | 4.546                        | 5.349 | ns   |
|                    | Fast           | 2.369 | 2.787 | 1.999 | 2.352 | 2.357 | 2.773 | 5.063 | 5.958 | 4.538                        | 5.339 | ns   |
| 16 mA              | Slow           | 2.677 | 3.149 | 2.213 | 2.604 | 2.649 | 3.116 | 5.575 | 6.56  | 5.08                         | 5.977 | ns   |
|                    | Medium         | 2.432 | 2.862 | 2.028 | 2.386 | 2.421 | 2.848 | 5.372 | 6.32  | 4.801                        | 5.649 | ns   |
|                    | Medium<br>fast | 2.324 | 2.734 | 1.937 | 2.278 | 2.311 | 2.718 | 5.297 | 6.233 | 4.7                          | 5.531 | ns   |
|                    | Fast           | 2.313 | 2.721 | 1.929 | 2.269 | 2.3   | 2.706 | 5.296 | 6.231 | 4.699                        | 5.529 | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-47: LVCMOS 2.5V TRANSMITTER CHARACTERISTICS FOR MSIO BANK (OUTPUT AND TRISTATE BUFFERS)

| Output<br>Drive<br>Selection | Slew<br>Control | Т     | T <sub>DP</sub> |       | $T_{ZL}$ |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> 1 |      |
|------------------------------|-----------------|-------|-----------------|-------|----------|-------|-----------------|-------|-----------------|-------|-------------------|------|
|                              |                 | -1    | -Std            | -1    | -Std     | -1    | -Std            | -1    | -Std            | -1    | -Std              | Unit |
| 2 mA                         | Slow            | 3.48  | 4.095           | 3.855 | 4.534    | 3.785 | 4.453           | 2.12  | 2.494           | 3.45  | 4.059             | ns   |
| 4 mA                         | Slow            | 2.583 | 3.039           | 3.042 | 3.579    | 3.138 | 3.691           | 4.143 | 4.874           | 4.687 | 5.513             | ns   |
| 6 mA                         | Slow            | 2.392 | 2.815           | 2.669 | 3.139    | 2.82  | 3.317           | 4.909 | 5.775           | 5.083 | 5.98              | ns   |
| 8 mA                         | Slow            | 2.309 | 2.717           | 2.565 | 3.017    | 2.74  | 3.223           | 5.812 | 6.837           | 5.523 | 6.497             | ns   |
| 12 mA                        | Slow            | 2.333 | 2.745           | 2.437 | 2.867    | 2.626 | 3.089           | 6.131 | 7.213           | 5.712 | 6.72              | ns   |
| 16 mA                        | Slow            | 2.412 | 2.838           | 2.335 | 2.747    | 2.533 | 2.979           | 6.54  | 7.694           | 6.007 | 7.067             | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-48: LVCMOS 2.5V TRANSMITTER CHARACTERISTICS FOR MSIOD BANK (OUTPUT AND TRISTATE BUFFERS)

| Output             | Slew    | T <sub>DP</sub> |       | Т     | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | HZ    | T <sub>LZ</sub> 1 |       |      |
|--------------------|---------|-----------------|-------|-------|-----------------|-------|-----------------|-------|-------|-------------------|-------|------|
| Drive<br>Selection | Control | -1              | -Std  | -1    | -Std            | -1    | -Std            | -1    | -Std  | -1                | -Std  | Unit |
| 2 mA               | Slow    | 2.206           | 2.596 | 2.678 | 3.15            | 2.64  | 3.106           | 4.935 | 5.805 | 4.74              | 5.576 | ns   |
| 4 mA               | Slow    | 1.835           | 2.159 | 2.242 | 2.637           | 2.256 | 2.654           | 5.413 | 6.368 | 5.15              | 6.059 | ns   |
| 6 mA               | Slow    | 1.709           | 2.01  | 2.132 | 2.508           | 2.167 | 2.549           | 5.813 | 6.838 | 5.499             | 6.469 | ns   |
| 8 mA               | Slow    | 1.63            | 1.918 | 1.958 | 2.303           | 2.012 | 2.367           | 6.226 | 7.324 | 5.816             | 6.842 | ns   |
| 12 mA              | Slow    | 1.648           | 1.939 | 1.86  | 2.187           | 1.921 | 2.259           | 6.519 | 7.669 | 6.027             | 7.09  | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

#### 3.5.8 1.8V LVCMOS

LVCMOS 1.8 is a general standard for 1.8V applications and is supported in IGLOO 2 FPGAs and SmartFusion 2 SoC FPGAs in compliance to the JEDEC specification JESD8-7A.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-49: LVCMOS 1.8V DC RECOMMENDED OPERATING CONDITIONS

| Parameter                                       | Symbol    | Min.  | Тур. | Max. | Unit |  |  |  |  |  |  |
|-------------------------------------------------|-----------|-------|------|------|------|--|--|--|--|--|--|
| LVCMOS 1.8V DC Recommended Operating Conditions |           |       |      |      |      |  |  |  |  |  |  |
| Supply voltage                                  | $V_{DDI}$ | 1.710 | 1.8  | 1.89 | V    |  |  |  |  |  |  |

TABLE 3-50: LVCMOS 1.8V DC INPUT VOLTAGE SPECIFICATION

| Parameter                                           | Symbol               | Min.                    | Max.                  | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-----------------------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.89                  | V    |
| DC input logic high (for MSIO I/ O bank)            | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                  | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | $0.35 \times V_{DDI}$ | V    |
| Input current high                                  | I <sub>IH</sub> (DC) | _                       | _                     | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) | _                       | _                     | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-51: LVCMOS 1.8V DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min.                    | Max. | Unit |
|----------------------|-----------------|-------------------------|------|------|
| DC output logic high | V <sub>OH</sub> | V <sub>DDI</sub> – 0.45 | _    | V    |
| DC output logic low  | V <sub>OL</sub> | _                       | 0.45 | V    |

TABLE 3-52: LVCMOS 1.8V MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                                           | Symbol           | Max. | Unit | Conditions                                 |
|-----------------------------------------------------|------------------|------|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank)              | $D_{MAX}$        | 400  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)               | D <sub>MAX</sub> | 295  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) <sup>1</sup> | D <sub>MAX</sub> | 400  | Mbps | AC loading: 17 pF load, maximum drive/slew |

<sup>.</sup> Maximum Data Rate applies for Drive Strength 8 mA and above, All Slews.

TABLE 3-53: LVCMOS 1.8V AC CALIBRATED IMPEDANCE OPTION

| Parameter                                                         | Symbol   | Тур.                   | Unit |
|-------------------------------------------------------------------|----------|------------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | Rodt_cal | 75, 60, 50, 33, 25, 20 | Ω    |

TABLE 3-54: LVCMOS 1.8V AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                                   | Symbol            | Тур. | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 0.9  | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2k   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

TABLE 3-55: LVCMOS 1.8 V TRANSMITTER DRIVE STRENGTH SPECIFICATIONS

|               | Output Drive Selecti | on                     | V <sub>OH</sub> (V)    | V <sub>OL</sub> (V) | IOH (at V <sub>OH</sub> ) | IOL (at V <sub>OL</sub> ) |  |
|---------------|----------------------|------------------------|------------------------|---------------------|---------------------------|---------------------------|--|
| MSIO I/O Bank | MSIOD I/O Bank       | DDRIO I/O Bank         | Min.                   | Max.                | mA                        | mA                        |  |
| 2 mA          | 2 mA                 | 2 mA                   | V <sub>DDI</sub> -0.45 | 0.45                | 2                         | 2                         |  |
| 4 mA          | 4 mA                 | 4 mA                   | V <sub>DDI</sub> –0.45 | 0.45                | 4                         | 4                         |  |
| 6 mA          | 6 mA                 | 6 mA                   | V <sub>DDI</sub> –0.45 | 0.45                | 6                         | 6                         |  |
| 8 mA          | 8 mA                 | 8 mA                   | V <sub>DDI</sub> –0.45 | 0.45                | 8                         | 8                         |  |
| 10 mA         | 10 mA                | 10 mA                  | V <sub>DDI</sub> –0.45 | 0.45                | 10                        | 10                        |  |
| 12 mA         | _                    | 12 mA                  | V <sub>DDI</sub> –0.45 | 0.45                | 12                        | 12                        |  |
| 16 mA         |                      | V <sub>DDI</sub> -0.45 | 0.45                   | 16                  | 16                        |                           |  |

<sup>. 16</sup> mA drive strengths, all slews, meets LPDDR JEDEC electrical compliance.

# **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.71V.

TABLE 3-56: LVCMOS 1.8 V RECEIVER CHARACTERISTICS (INPUT BUFFERS)

|                                                         | On-Die Termination | Т     | PY    | T     | T <sub>PYS</sub> |      |  |
|---------------------------------------------------------|--------------------|-------|-------|-------|------------------|------|--|
|                                                         | (ODT)              | -1    | -Std  | -1    | -Std             | Unit |  |
| LVCMOS 1.8V<br>(for DDRIO I/O bank<br>with Fixed Codes) | None               | 1.968 | 2.315 | 2.099 | 2.47             | ns   |  |
|                                                         | None               | 2.898 | 3.411 | 2.883 | 3.393            | ns   |  |
| LVCMOS 1.8V                                             | 50                 | 3.05  | 3.59  | 3.044 | 3.583            | ns   |  |
| (for MSIO I/O bank)                                     | 75                 | 2.999 | 3.53  | 2.987 | 3.516            | ns   |  |
|                                                         | 150                | 2.947 | 3.469 | 2.933 | 3.452            | ns   |  |
|                                                         | None               | 2.611 | 3.071 | 2.598 | 3.057            | ns   |  |
| LVCMOS 1.8V                                             | 50                 | 2.775 | 3.264 | 2.775 | 3.265            | ns   |  |
| (for MSIOD I/O bank)                                    | 75                 | 2.72  | 3.2   | 2.712 | 3.19             | ns   |  |
|                                                         | 150                | 2.666 | 3.137 | 2.655 | 3.123            | ns   |  |

TABLE 3-57: LVCMOS 1.8V TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK WITH FIXED CODE (OUTPUT AND TRISTATE BUFFERS)

| Output             | Slew        | T     | DP    | Т     | ZL    | T;    | ZH    | T     | HZ    | T <sub>LZ</sub> 1 |       | l lmi4 |
|--------------------|-------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|-------|--------|
| Drive<br>Selection | Control     | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1                | -Std  | Unit   |
| 2 mA               | Slow        | 4.234 | 4.981 | 3.646 | 4.29  | 4.245 | 4.995 | 4.908 | 5.774 | 4.434             | 5.216 | ns     |
|                    | Medium      | 3.824 | 4.498 | 3.282 | 3.861 | 3.834 | 4.511 | 4.625 | 5.441 | 4.116             | 4.843 | ns     |
|                    | Medium fast | 3.627 | 4.267 | 3.111 | 3.66  | 3.637 | 4.279 | 4.481 | 5.272 | 3.984             | 4.687 | ns     |
|                    | Fast        | 3.605 | 4.241 | 3.097 | 3.644 | 3.615 | 4.253 | 4.472 | 5.262 | 3.973             | 4.674 | ns     |
| 4 mA               | Slow        | 3.923 | 4.615 | 3.314 | 3.9   | 3.918 | 4.61  | 5.403 | 6.356 | 4.894             | 5.757 | ns     |
|                    | Medium      | 3.518 | 4.138 | 2.961 | 3.484 | 3.515 | 4.135 | 5.121 | 6.025 | 4.561             | 5.366 | ns     |
|                    | Medium fast | 3.321 | 3.907 | 2.783 | 3.275 | 3.317 | 3.903 | 4.966 | 5.843 | 4.426             | 5.206 | ns     |
|                    | Fast        | 3.301 | 3.883 | 2.77  | 3.259 | 3.296 | 3.878 | 4.957 | 5.831 | 4.417             | 5.196 | ns     |
| 6 mA               | Slow        | 3.71  | 4.364 | 3.104 | 3.652 | 3.702 | 4.355 | 5.62  | 6.612 | 5.08              | 5.977 | ns     |
|                    | Medium      | 3.333 | 3.921 | 2.779 | 3.27  | 3.325 | 3.913 | 5.346 | 6.289 | 4.777             | 5.62  | ns     |
|                    | Medium fast | 3.155 | 3.712 | 2.62  | 3.083 | 3.146 | 3.702 | 5.21  | 6.13  | 4.657             | 5.479 | ns     |
|                    | Fast        | 3.134 | 3.688 | 2.608 | 3.068 | 3.125 | 3.677 | 5.202 | 6.12  | 4.648             | 5.468 | ns     |
| 8 mA               | Slow        | 3.619 | 4.258 | 3.007 | 3.538 | 3.607 | 4.244 | 5.815 | 6.841 | 5.249             | 6.175 | ns     |
|                    | Medium      | 3.246 | 3.819 | 2.686 | 3.16  | 3.236 | 3.807 | 5.542 | 6.52  | 4.936             | 5.807 | ns     |
|                    | Medium fast | 3.066 | 3.607 | 2.525 | 2.971 | 3.054 | 3.593 | 5.405 | 6.359 | 4.811             | 5.66  | ns     |
|                    | Fast        | 3.046 | 3.584 | 2.513 | 2.957 | 3.034 | 3.57  | 5.401 | 6.353 | 4.803             | 5.651 | ns     |
| 10 mA              | Slow        | 3.498 | 4.115 | 2.878 | 3.386 | 3.481 | 4.096 | 6.046 | 7.113 | 5.444             | 6.404 | ns     |
|                    | Medium      | 3.138 | 3.692 | 2.569 | 3.023 | 3.126 | 3.678 | 5.782 | 6.803 | 5.129             | 6.034 | ns     |
|                    | Medium fast | 2.966 | 3.489 | 2.414 | 2.841 | 2.951 | 3.472 | 5.666 | 6.665 | 5.013             | 5.897 | ns     |
|                    | Fast        | 2.945 | 3.464 | 2.401 | 2.826 | 2.93  | 3.448 | 5.659 | 6.658 | 5.003             | 5.886 | ns     |
| 12 mA              | Slow        | 3.417 | 4.02  | 2.807 | 3.303 | 3.401 | 4.002 | 6.083 | 7.156 | 5.464             | 6.428 | ns     |
|                    | Medium      | 3.076 | 3.618 | 2.519 | 2.964 | 3.063 | 3.604 | 5.828 | 6.856 | 5.176             | 6.089 | ns     |
|                    | Medium fast | 2.913 | 3.427 | 2.376 | 2.795 | 2.898 | 3.41  | 5.725 | 6.736 | 5.072             | 5.966 | ns     |
|                    | Fast        | 2.894 | 3.405 | 2.362 | 2.78  | 2.879 | 3.388 | 5.715 | 6.724 | 5.064             | 5.957 | ns     |
| 16 mA              | Slow        | 3.366 | 3.96  | 2.751 | 3.237 | 3.348 | 3.939 | 6.226 | 7.324 | 5.576             | 6.56  | ns     |
|                    | Medium      | 3.03  | 3.565 | 2.47  | 2.906 | 3.017 | 3.55  | 5.981 | 7.036 | 5.282             | 6.214 | ns     |
|                    | Medium fast | 2.87  | 3.377 | 2.328 | 2.739 | 2.854 | 3.358 | 5.895 | 6.935 | 5.18              | 6.094 | ns     |
|                    | Fast        | 2.853 | 3.357 | 2.314 | 2.723 | 2.837 | 3.338 | 5.889 | 6.929 | 5.177             | 6.09  | ns     |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-58: LVCMOS 1.8V TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK

| Output Drive | Slew    | T <sub>DP</sub> |       | Т     | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> <sup>1</sup> |      |
|--------------|---------|-----------------|-------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------------------------------|------|
| Selection    | Control | -1              | -Std  | -1    | -Std            | -1    | -Std            | -1    | -Std            | -1    | -Std                         | Unit |
| 2 mA         | Slow    | 3.441           | 4.047 | 4.165 | 4.9             | 4.413 | 5.192           | 4.891 | 5.755           | 5.138 | 6.044                        | ns   |
| 4 mA         | Slow    | 3.218           | 3.786 | 3.642 | 4.284           | 3.941 | 4.636           | 5.665 | 6.665           | 5.568 | 6.551                        | ns   |
| 6 mA         | Slow    | 3.141           | 3.694 | 3.501 | 4.118           | 3.823 | 4.498           | 6.587 | 7.75            | 6.032 | 7.096                        | ns   |
| 8 mA         | Slow    | 3.165           | 3.723 | 3.319 | 3.904           | 3.654 | 4.298           | 6.898 | 8.115           | 6.216 | 7.313                        | ns   |
| 10 mA        | Slow    | 3.202           | 3.767 | 3.278 | 3.857           | 3.616 | 4.254           | 7.25  | 8.529           | 6.435 | 7.571                        | ns   |
| 12 mA        | Slow    | 3.277           | 3.855 | 3.175 | 3.736           | 3.519 | 4.139           | 7.392 | 8.697           | 6.538 | 7.692                        | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-59: LVCMOS 1.8V TRANSMITTER CHARACTERISTICS FOR MSIOD I/O BANK

| Output Drive | Slew    | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> <sup>1</sup> |       | Unit |
|--------------|---------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------------------------------|-------|------|
| Selection    | Control | -1              | -Std  | -1              | -Std  | -1              | -Std  | -1              | -Std  | -1                           | -Std  | Onit |
| 2 mA         | Slow    | 2.725           | 3.206 | 3.316           | 3.901 | 3.484           | 4.099 | 5.204           | 6.123 | 4.997                        | 5.88  | ns   |
| 4 mA         | Slow    | 2.242           | 2.638 | 2.777           | 3.267 | 2.947           | 3.466 | 5.729           | 6.74  | 5.448                        | 6.41  | ns   |
| 6 mA         | Slow    | 1.995           | 2.347 | 2.466           | 2.901 | 2.63            | 3.094 | 6.372           | 7.496 | 5.987                        | 7.043 | ns   |
| 8 mA         | Slow    | 2.001           | 2.354 | 2.44            | 2.87  | 2.6             | 3.058 | 6.633           | 7.804 | 6.193                        | 7.286 | ns   |
| 10 mA        | Slow    | 2.025           | 2.382 | 2.312           | 2.719 | 2.47            | 2.906 | 6.94            | 8.165 | 6.412                        | 7.544 | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

#### 3.5.9 1.5V LVCMOS

LVCMOS 1.5 is a general standard for 1.5V applications and is supported in IGLOO 2 FPGAs and SmartFusion 2 SoC FPGAs in compliance to the JEDEC specification JESD8-11A.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-60: LVCMOS 1.5 V<sub>DC</sub> RECOMMENDED OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit |  |
|----------------|-----------|-------|------|-------|------|--|
| Supply voltage | $V_{DDI}$ | 1.425 | 1.5  | 1.575 | V    |  |

TABLE 3-61: LVCMOS 1.5 V<sub>DC</sub> INPUT VOLTAGE SPECIFICATION

| Parameter                                           | Symbol               | Min.                    | Max.                    | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| DC input logic high for (MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.575                   | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | ٧    |
| Input current high                                  | I <sub>IH</sub> (DC) | _                       | _                       | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC  | _                       | _                       | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-62: LVCMOS 1.5 V<sub>DC</sub> OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol | Min.                  | Max.                  | Unit |
|----------------------|--------|-----------------------|-----------------------|------|
| DC output logic high | VOH    | $V_{DDI} \times 0.75$ | _                     | V    |
| DC output logic low  | VOL    | _                     | $V_{DDI} \times 0.25$ | V    |

TABLE 3-63: LVCMOS 1.5V AC MINIMUM AND MAXIMUM SWITCHING SPEED

| Parameter                              | Symbol           | Max. | Unit | Conditions                                 |
|----------------------------------------|------------------|------|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 235  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 160  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 220  | Mbps | AC loading: 17 pF load, maximum drive/slew |

TABLE 3-64: LVCMOS 1.5V AC CALIBRATED IMPEDANCE OPTION

| Parameter                                                         | Symbol      | Тур.              | Unit |
|-------------------------------------------------------------------|-------------|-------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | RODT<br>CAL | 75, 60,<br>50, 40 | Ω    |

TABLE 3-65: LVCMOS 1.5V AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                                   | Symbol            | Тур. | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point                                                                                        | V <sub>TRIP</sub> | 0.75 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

TABLE 3-66: LVCMOS 1.5V TRANSMITTER DRIVE STRENGTH SPECIFICATIONS

| 0             | utput Drive Select | ion            | V <sub>OH</sub> (V)     | V <sub>OL</sub> (V)     | IOH (at V <sub>OH</sub> ) | IOL (at V <sub>OL</sub> ) |
|---------------|--------------------|----------------|-------------------------|-------------------------|---------------------------|---------------------------|
| MSIO I/O Bank | MSIOD I/O Bank     | DDRIO I/O Bank | Min.                    | Max.                    | mA                        | mA                        |
| 2 mA          | 2 mA               | 2 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 2                         | 2                         |
| 4 mA          | 4 mA               | 4 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 4                         | 4                         |
| 6 mA          | 6 mA               | 6 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 6                         | 6                         |
| 8 mA          | _                  | 8 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 8                         | 8                         |
| _             | _                  | 10 mA          | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 10                        | 10                        |
| _             | _                  | 12 mA          | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 12                        | 12                        |

**Note:** For a detailed I/V curve, use the corresponding IBIS models:

- For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation
- For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation

# **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.425V.

TABLE 3-67: LVCMOS 1.5V RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK WITH FIXED CODES (INPUT BUFFERS)

| On-Die Termination | Tı    | PΥ    | Tp    | Unit  |      |
|--------------------|-------|-------|-------|-------|------|
| (ODT)              | -1    | -Std  | -1    | -Std  | Unit |
| None               | 2.051 | 2.413 | 2.086 | 2.455 | ns   |

TABLE 3-68: LVCMOS 1.5V RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS)

| On-Die            | Т     | PY    | T <sub>P</sub> | Unit  |       |
|-------------------|-------|-------|----------------|-------|-------|
| Termination (ODT) | -1    | -Std  | -1             | -Std  | Uiiit |
| None              | 3.311 | 3.896 | 3.285          | 3.865 | ns    |
| 50                | 3.654 | 4.299 | 3.623          | 4.263 | ns    |
| 75                | 3.533 | 4.156 | 3.501          | 4.119 | ns    |
| 150               | 3.415 | 4.018 | 3.388          | 3.986 | ns    |

TABLE 3-69: LVCMOS 1.5V RECEIVER CHARACTERISTICS FOR MSIOD I/O BANK (INPUT BUFFERS)

| On-Die            | T     | PΥ    | T <sub>P</sub> | Unit  |      |
|-------------------|-------|-------|----------------|-------|------|
| Termination (ODT) | -1    | -Std  | -1             | -Std  | Unit |
| None              | 2.959 | 3.481 | 2.93           | 3.447 | ns   |
| 50                | 3.298 | 3.88  | 3.268          | 3.845 | ns   |
| 75                | 3.162 | 3.719 | 3.128          | 3.68  | ns   |

TABLE 3-69: LVCMOS 1.5V RECEIVER CHARACTERISTICS FOR MSIOD I/O BANK (INPUT BUFFERS) (CONTINUED)

150 3.053 3.592 3.021 3.554 ns

TABLE 3-70: LVCMOS 1.5V TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output          | Slew           | Т     | DP    | Т     | ZL    | 1     | Г <sub>ZН</sub> | Т     | HZ    | T <sub>LZ</sub> <sup>1</sup> |       |      |
|-----------------|----------------|-------|-------|-------|-------|-------|-----------------|-------|-------|------------------------------|-------|------|
| Drive Selection | Control        | -1    | -Std  | -1    | -Std  | -1    | -Std            | -1    | -Std  | -1                           | -Std  | Unit |
| 2 mA            | Slow           | 5.122 | 6.026 | 4.31  | 5.07  | 5.145 | 6.052           | 5.258 | 6.186 | 4.672                        | 5.496 | ns   |
|                 | Medium         | 4.58  | 5.389 | 3.86  | 4.54  | 4.6   | 5.411           | 4.977 | 5.855 | 4.357                        | 5.126 | ns   |
|                 | Medium<br>fast | 4.323 | 5.086 | 3.629 | 4.269 | 4.341 | 5.107           | 4.804 | 5.652 | 4.228                        | 4.974 | ns   |
|                 | Fast           | 4.296 | 5.054 | 3.609 | 4.245 | 4.314 | 5.075           | 4.791 | 5.636 | 4.219                        | 4.963 | ns   |
| 4 mA            | Slow           | 4.449 | 5.235 | 3.707 | 4.361 | 4.443 | 5.227           | 6.058 | 7.127 | 5.458                        | 6.421 | ns   |
|                 | Medium         | 3.961 | 4.66  | 3.264 | 3.839 | 3.954 | 4.651           | 5.778 | 6.797 | 5.116                        | 6.018 | ns   |
|                 | Medium<br>fast | 3.729 | 4.387 | 3.043 | 3.579 | 3.72  | 4.376           | 5.63  | 6.624 | 4.981                        | 5.86  | ns   |
|                 | Fast           | 3.704 | 4.358 | 3.027 | 3.56  | 3.695 | 4.347           | 5.624 | 6.617 | 4.973                        | 5.851 | ns   |
| 6 mA            | Slow           | 4.244 | 4.993 | 3.465 | 4.076 | 4.233 | 4.979           | 6.39  | 7.518 | 5.736                        | 6.748 | ns   |
|                 | Medium         | 3.774 | 4.44  | 3.05  | 3.587 | 3.762 | 4.426           | 6.114 | 7.193 | 5.397                        | 6.35  | ns   |
|                 | Medium<br>fast | 3.544 | 4.17  | 2.839 | 3.339 | 3.529 | 4.152           | 5.978 | 7.033 | 5.27                         | 6.2   | ns   |
|                 | Fast           | 3.519 | 4.14  | 2.82  | 3.317 | 3.504 | 4.122           | 5.965 | 7.017 | 5.259                        | 6.187 | ns   |
| 8 mA            | Slow           | 4.099 | 4.823 | 3.311 | 3.894 | 4.087 | 4.807           | 6.584 | 7.746 | 5.854                        | 6.888 | ns   |
|                 | Medium         | 3.656 | 4.301 | 2.927 | 3.443 | 3.642 | 4.284           | 6.311 | 7.425 | 5.553                        | 6.533 | ns   |
|                 | Medium<br>fast | 3.437 | 4.044 | 2.731 | 3.213 | 3.42  | 4.023           | 6.182 | 7.273 | 5.435                        | 6.394 | ns   |
|                 | Fast           | 3.41  | 4.012 | 2.715 | 3.193 | 3.393 | 3.991           | 6.178 | 7.269 | 5.425                        | 6.383 | ns   |
| 10 mA           | Slow           | 4.029 | 4.74  | 3.238 | 3.809 | 4.015 | 4.723           | 6.732 | 7.921 | 5.965                        | 7.018 | ns   |
|                 | Medium         | 3.601 | 4.237 | 2.867 | 3.372 | 3.586 | 4.218           | 6.473 | 7.615 | 5.669                        | 6.669 | ns   |
|                 | Medium<br>fast | 3.384 | 3.981 | 2.672 | 3.143 | 3.365 | 3.958           | 6.351 | 7.471 | 5.55                         | 6.529 | ns   |
|                 | Fast           | 3.357 | 3.949 | 2.655 | 3.123 | 3.338 | 3.927           | 6.345 | 7.464 | 5.54                         | 6.518 | ns   |
| 12 mA           | Slow           | 3.974 | 4.675 | 3.196 | 3.759 | 3.958 | 4.656           | 6.842 | 8.049 | 6.068                        | 7.139 | ns   |
|                 | Medium         | 3.55  | 4.176 | 2.827 | 3.326 | 3.534 | 4.157           | 6.584 | 7.746 | 5.751                        | 6.766 | ns   |
|                 | Medium<br>fast | 3.345 | 3.935 | 2.638 | 3.103 | 3.325 | 3.911           | 6.488 | 7.633 | 5.641                        | 6.637 | ns   |
|                 | Fast           | 3.316 | 3.902 | 2.621 | 3.083 | 3.297 | 3.878           | 6.486 | 7.63  | 5.626                        | 6.619 | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-71: LVCMOS 1.5V TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output Slew                |           | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> <sup>1</sup> |       | 11:4 |
|----------------------------|-----------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------------------------------|-------|------|
| Drive<br>Selection Control | <b>–1</b> | -Std            | -1    | -Std            | -1    | -Std            | -1    | -Std            | -1    | -Std                         | Unit  |      |
| 2 mA                       | Slow      | 4.423           | 5.203 | 5.397           | 6.35  | 5.686           | 6.69  | 5.609           | 6.599 | 5.561                        | 6.542 | ns   |
| 4 mA                       | Slow      | 4.05            | 4.765 | 4.503           | 5.298 | 4.92            | 5.788 | 7.358           | 8.657 | 6.525                        | 7.677 | ns   |

TABLE 3-71: LVCMOS 1.5V TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS) (CONTINUED)

| Output Slew        |         | T     | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> <sup>1</sup> |      |
|--------------------|---------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------------------------------|------|
| Drive<br>Selection | Control | -1    | -Std                         | Unit |
| 6 mA               | Slow    | 4.081 | 4.801           | 4.259 | 5.012           | 4.699 | 5.528           | 7.659 | 9.011           | 6.709 | 7.893                        | ns   |
| 8 mA               | Slow    | 4.234 | 4.98            | 4.068 | 4.786           | 4.521 | 5.319           | 8.218 | 9.668           | 7.05  | 8.294                        | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-72: LVCMOS 1.5V TRANSMITTER CHARACTERISTICS FOR MSIOD I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output Slew        |         | T <sub>DP</sub> |       | T;    | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> 1 |      |
|--------------------|---------|-----------------|-------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-------------------|------|
| Drive<br>Selection | Control | -1              | -Std  | -1    | -Std            | -1    | -Std            | -1    | -Std            | -1    | -Std              | Unit |
| 2 mA               | Slow    | 2.735           | 3.218 | 3.371 | 3.966           | 3.618 | 4.257           | 6.03  | 7.095           | 5.705 | 6.712             | ns   |
| 4 mA               | Slow    | 2.426           | 2.854 | 2.992 | 3.521           | 3.221 | 3.79            | 6.738 | 7.927           | 6.298 | 7.41              | ns   |
| 6 mA               | Slow    | 2.433           | 2.862 | 2.81  | 3.306           | 3.031 | 3.566           | 7.123 | 8.38            | 6.596 | 7.76              | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

# 3.5.10 1.2V LVCMOS

LVCMOS 1.2 is a general standard for 1.2V applications and is supported in IGLOO 2 FPGAs and SmartFusion 2 SoC FPGAs in compliance to the JEDEC specification JESD8-12A.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-73: LVCMOS 1.2V DC RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max. | Unit |
|----------------|-----------|-------|------|------|------|
| Supply voltage | $V_{DDI}$ | 1.140 | 1.2  | 1.26 | V    |

TABLE 3-74: LVCMOS 1.2V DC INPUT VOLTAGE SPECIFICATION

| Parameter                                           | Symbol               | Min.                    | Max.                    | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.26                    | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | V    |
| Input current high                                  | I <sub>IH</sub> (DC) | _                       | _                       | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) | _                       | _                       | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-75: LVCMOS 1.2V DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min.                  | Max.                    | Unit |
|----------------------|-----------------|-----------------------|-------------------------|------|
| DC output logic high | V <sub>OH</sub> | $V_{DDI} \times 0.75$ | _                       | ٧    |
| DC output logic low  | V <sub>OL</sub> | _                     | V <sub>DDI</sub> × 0.25 | V    |

TABLE 3-76: LVCMOS 1.2V MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                              | Symbol           | Max. | Unit | Conditions                                 |
|----------------------------------------|------------------|------|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 200  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 120  | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 160  | Mbps | AC loading: 17 pF load, maximum drive/slew |

TABLE 3-77: LVCMOS 1.2V AC CALIBRATED IMPEDANCE OPTION

| Parameter                                 | Symbol   | Тур.           | Unit |
|-------------------------------------------|----------|----------------|------|
| Supported output driver calibrated imped- | RODT_CAL | 75, 60, 50, 40 | Ω    |
| ance (for DDRIO I/O bank)                 |          |                |      |

TABLE 3-78: LVCMOS 1.2V AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol            | Тур. | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point                                                                                | V <sub>TRIP</sub> | 0.6  | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5    | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                 | C <sub>LOAD</sub> | 5    | pF   |

TABLE 3-79: LVCMOS 1.2V TRANSMITTER DRIVE STRENGTH SPECIFICATIONS

| C             | V <sub>OH</sub> (V) | V <sub>OL</sub> (V)       | IOH (at V <sub>OH</sub> ) | IOL (at V <sub>OL</sub> ) |    |    |  |
|---------------|---------------------|---------------------------|---------------------------|---------------------------|----|----|--|
| MSIO I/O Bank | MSIOD I/O Bank      | O Bank DDRIO I/O Bank Mir |                           | Max.                      | mA | mA |  |
| 2 mA          | 2 mA                | 2 mA                      | V <sub>DDI</sub> × 0.75   | V <sub>DDI</sub> × 0.25   | 2  | 2  |  |
| 4 mA          | 4 mA                | 4 mA                      | V <sub>DDI</sub> × 0.75   | V <sub>DDI</sub> × 0.25   | 4  | 4  |  |
|               |                     | 6 mA                      | $V_{DDI} \times 0.75$     | V <sub>DDI</sub> × 0.25   | 6  | 6  |  |

**Note:** For a detailed I/V curve, use the corresponding IBIS models:

- For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation.
- For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation.

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.14V.

TABLE 3-80: LVCMOS 1.2V RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK WITH FIXED CODE (INPUT BUFFERS)

| On-Die Termination (ODT) | Т     | PY   | T <sub>P</sub> | Unit  |       |
|--------------------------|-------|------|----------------|-------|-------|
|                          | -1    | -Std | -1             | -Std  | Oiiit |
| None                     | 2.448 | 2.88 | 2.466          | 2.901 | ns    |

TABLE 3-81: LVCMOS 1.2V RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS)

| On-Die Termination ODT) | Tı    | PY    | Tp    | Unit  |      |
|-------------------------|-------|-------|-------|-------|------|
|                         | -1    | -Std  | -1    | -Std  | Oill |
| None                    | 4.714 | 5.545 | 4.675 | 5.5   | ns   |
| 50                      | 6.668 | 7.845 | 6.579 | 7.74  | ns   |
| 75                      | 5.832 | 6.862 | 5.76  | 6.777 | ns   |

# TABLE 3-81: LVCMOS 1.2V RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS) (CONTINUED)

| 150 | 5.162 | 6.073 | 5.111 | 6.014 | ns |
|-----|-------|-------|-------|-------|----|
|     |       |       |       |       |    |

TABLE 3-82: LVCMOS 1.2V RECEIVER CHARACTERISTICS FOR MSIOD I/O BANK (INPUT BUFFERS)

| On-Die Termination (ODT) | T     | PY    | Tp    | Unit  |       |
|--------------------------|-------|-------|-------|-------|-------|
|                          | -1    | -Std  | -1    | -Std  | Oilit |
| None                     | 4.154 | 4.887 | 4.114 | 4.84  | ns    |
| 50                       | 6.918 | 8.139 | 6.806 | 8.008 | ns    |
| 75                       | 5.613 | 6.603 | 5.533 | 6.509 | ns    |
| 150                      | 4.716 | 5.549 | 4.657 | 5.479 | ns    |

TABLE 3-83: LVCMOS 1.2V TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|                    |                |       |       | ,     | '     |       |       |       |       |       |                 |      |
|--------------------|----------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|------|
| Output             | Slew           | Т     | DP    | Т     | ZL    | Т     | ZH    | Т     | HZ    | Т     | LZ <sup>1</sup> |      |
| Drive<br>Selection | Control        | -1    | -Std            | Unit |
| 2 mA               | Slow           | 6.713 | 7.897 | 5.362 | 6.308 | 6.723 | 7.909 | 7.233 | 8.51  | 6.375 | 7.499           | ns   |
|                    | Medium         | 5.912 | 6.955 | 4.616 | 5.43  | 5.915 | 6.959 | 6.887 | 8.102 | 6.009 | 7.069           | ns   |
|                    | Medium<br>fast | 5.5   | 6.469 | 4.231 | 4.978 | 5.5   | 6.471 | 6.672 | 7.849 | 5.835 | 6.865           | ns   |
|                    | Fast           | 5.462 | 6.426 | 4.194 | 4.935 | 5.463 | 6.427 | 6.646 | 7.819 | 5.828 | 6.857           | ns   |
| 4 mA               | Slow           | 6.109 | 7.186 | 4.708 | 5.539 | 6.098 | 7.174 | 8.005 | 9.418 | 7.033 | 8.274           | ns   |
|                    | Medium         | 5.355 | 6.299 | 4.034 | 4.746 | 5.338 | 6.28  | 7.637 | 8.985 | 6.672 | 7.849           | ns   |
|                    | Medium<br>fast | 4.953 | 5.826 | 3.685 | 4.336 | 4.932 | 5.802 | 7.44  | 8.752 | 6.499 | 7.646           | ns   |
|                    | Fast           | 4.911 | 5.777 | 3.658 | 4.303 | 4.89  | 5.754 | 7.427 | 8.737 | 6.488 | 7.632           | ns   |
| 6 mA               | Slow           | 5.89  | 6.929 | 4.506 | 5.301 | 5.874 | 6.911 | 8.337 | 9.808 | 7.315 | 8.605           | ns   |
|                    | Medium         | 5.176 | 6.089 | 3.862 | 4.543 | 5.155 | 6.065 | 7.986 | 9.394 | 6.943 | 8.168           | ns   |
|                    | Medium<br>fast | 4.792 | 5.637 | 3.523 | 4.145 | 4.765 | 5.606 | 7.808 | 9.186 | 6.775 | 7.97            | ns   |
|                    | Fast           | 4.754 | 5.593 | 3.486 | 4.101 | 4.728 | 5.563 | 7.777 | 9.149 | 6.769 | 7.963           | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-84: LVCMOS 1.2V TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output<br>Drive<br>Selection | Slew<br>Control | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |        | T <sub>LZ</sub> <sup>1</sup> |        | 1114 |
|------------------------------|-----------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|--------|------------------------------|--------|------|
|                              |                 | -1              | -Std  | -1              | -Std  | -1              | -Std  | -1              | -Std   | -1                           | -Std   | Unit |
| 2 mA                         | Slow            | 6.746           | 7.937 | 7.458           | 8.774 | 8.172           | 9.614 | 9.867           | 11.608 | 8.393                        | 9.874  | ns   |
| 4 mA                         | Slow            | 7.068           | 8.315 | 6.678           | 7.857 | 7.474           | 8.793 | 10.98<br>6      | 12.924 | 9.043                        | 10.638 | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

TABLE 3-85: LVCMOS 1.2V TRANSMITTER CHARACTERISTICS FOR MSIOD I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output             | Slew    | T     | OP .  | Т     | ZL    | T     | ZH    | Т         | HZ     | TL    | z <sup>1</sup> |      |
|--------------------|---------|-------|-------|-------|-------|-------|-------|-----------|--------|-------|----------------|------|
| Drive<br>Selection | Control | -1    | -Std  | -1    | -Std  | -1    | -Std  | <b>–1</b> | -Std   | -1    | -Std           | Unit |
| 2 mA               | Slow    | 3.883 | 4.568 | 4.868 | 5.726 | 5.329 | 6.269 | 7.994     | 9.404  | 7.527 | 8.855          | ns   |
| 4 mA               | Slow    | 3.774 | 4.44  | 4.188 | 4.926 | 4.613 | 5.426 | 8.972     | 10.555 | 8.315 | 9.782          | ns   |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management.

#### 3.5.11 3.3V PCI/PCIX

Peripheral Component Interface (PCI) for 3.3V standards specify support for 33 MHz and 66 MHz PCI bus applications.

Minimum and Maximum DC/AC Input and Output Levels Specification (Applicable to MSIO Bank Only)

TABLE 3-86: PCI/PCI-X DC RECOMMENDED OPERATING CONDITIONS

| Parameter      | Symbol    | Min. | Тур. | Max. | Unit |
|----------------|-----------|------|------|------|------|
| Supply voltage | $V_{DDI}$ | 3.15 | 3.3  | 3.45 | V    |

TABLE 3-87: PCI/PCI-X DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min. | Max. | Unit |
|--------------------------------|----------------------|------|------|------|
| DC input voltage               | VI                   | 0    | 3.45 | V    |
| Input current high             | I <sub>IH</sub> (DC) | _    | _    | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _    | _    | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-88: PCI/PCI-X DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min.      | Тур.          | Max. | Unit |
|----------------------|-----------------|-----------|---------------|------|------|
| DC output logic high | V <sub>OH</sub> | Per PCI s | specification | on   | V    |
| DC output logic low  | V <sub>OL</sub> | Per PCI s | specification | on   | V    |

TABLE 3-89: PCI/PCI-X MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                         | Symbol           | Max. | Unit | Conditions                           |
|-----------------------------------|------------------|------|------|--------------------------------------|
| Maximum data rate (MSIO I/O bank) | D <sub>MAX</sub> | 630  | Mbps | AC Loading: per JEDEC specifications |

TABLE 3-90: PCI/PCI-X AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol            | Тур.                     | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|--------------------------|------|
| Measuring/trip point for data path (falling edge)                                                   | $V_{TRIP}$        | 0.615 × V <sub>DDI</sub> | V    |
| Measuring/trip point for data path (rising edge)                                                    | $V_{TRIP}$        | 0.285 × V <sub>DDI</sub> | V    |
| Resistance for data test path                                                                       | RTT_TEST          | 25                       | Ω    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K                       | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5                        | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                 | C <sub>LOAD</sub> | 10                       | pF   |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V, and  $V_{DDI}$  = 3.0V.

TABLE 3-91: PCI/PCIX AC SWITCHING CHARACTERISTICS FOR RECEIVER FOR MSIO I/O BANK (INPUT BUFFERS)

| On-Die Termination (ODT) | T <sub>PY</sub> |       | T <sub>P</sub> | Unit  |       |
|--------------------------|-----------------|-------|----------------|-------|-------|
| On-Die Termination (ODT) | -1              | -Std  | -1             | -Std  | Oilit |
| None                     | 2.229           | 2.623 | 2.238          | 2.633 | ns    |

TABLE 3-92: PCI/PCIX AC SWITCHING CHARACTERISTICS FOR TRANSMITTER FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Tı    | DP    | Т     | ZL    | Tz    | :H    | Tı    | ΗZ    | T     | LZ    | Unit  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| -1    | -Std  | Offic |
| 2.146 | 2.525 | 2.043 | 2.404 | 2.084 | 2.452 | 6.095 | 7.171 | 5.558 | 6.539 | ns    |

## 3.6 Memory Interface and Voltage Referenced I/O Standards

This section describes High-Speed Transceiver Logic (HSTL) memory interface and voltage reference I/O standards.

## 3.6.1 HIGH-SPEED TRANSCEIVER LOGIC (HSTL)

The HSTL standard is a general purpose high-speed bus standard sponsored by IBM (EIA/JESD8-6). IGLOO 2 FPGA and SmartFusion 2 SoC FPGA devices support two classes of the 1.5V HSTL. These differential versions of the standard require a differential amplifier input buffer and a push-pull output buffer.

Minimum and Maximum DC/AC Input and Output Levels Specification (Applicable to DDRIO Bank Only)

TABLE 3-93: HSTL RECOMMENDED DC OPERATING CONDITIONS

| Parameter               | Symbol          | Min.  | Тур.  | Max.  | Unit |
|-------------------------|-----------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$       | 1.425 | 1.5   | 1.575 | V    |
| Termination voltage     | V <sub>TT</sub> | 0.698 | 0.750 | 0.803 | V    |
| Input reference voltage | $V_{REF}$       | 0.698 | 0.750 | 0.803 | V    |

TABLE 3-94: HSTL DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min.                   | Max.                   | Unit |
|--------------------------------|----------------------|------------------------|------------------------|------|
| DC input logic high            | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.1 | 1.575                  | V    |
| DC input logic low             | V <sub>IL</sub> (DC) | -0.3                   | V <sub>REF</sub> – 0.1 | V    |
| Input current high             | I <sub>IH</sub> (DC) | _                      | _                      | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _                      | _                      | _    |

See Table 3-22.

TABLE 3-95: HSTL DC OUTPUT VOLTAGE SPECIFICATION APPLICABLE TO DDRIO I/O BANK ONLY

| Parameter                                                   | Symbol                             | Min.                   | Max. | Unit |
|-------------------------------------------------------------|------------------------------------|------------------------|------|------|
| HSTL Class I                                                |                                    |                        |      |      |
| DC output logic high                                        | V <sub>OH</sub>                    | V <sub>DDI</sub> – 0.4 | _    | V    |
| DC output logic low                                         | V <sub>OL</sub>                    | _                      | 0.4  | V    |
| Output minimum source DC current (MSIO and DDRIO I/O banks) | I <sub>OH</sub> at V <sub>OH</sub> | -8.0                   | _    | mA   |
| Output minimum sink current (MSIO and DDRIO I/O banks)      | I <sub>OL</sub> at V <sub>OL</sub> | 8.0                    | _    | mA   |
| HSTL Class II                                               |                                    |                        |      |      |
| DC output logic high                                        | V <sub>OH</sub>                    | V <sub>DDI</sub> – 0.4 | _    | V    |

# TABLE 3-95: HSTL DC OUTPUT VOLTAGE SPECIFICATION APPLICABLE TO DDRIO I/O BANK ONLY (CONTINUED)

| Parameter                        | Symbol                             | Min.  | Max. | Unit |
|----------------------------------|------------------------------------|-------|------|------|
| DC output logic low              | V <sub>OL</sub>                    | _     | 0.4  | ٧    |
| Output minimum source DC current | I <sub>OH</sub> at V <sub>OH</sub> | -16.0 | _    | mA   |
| Output minimum sink current      | I <sub>OL</sub> at V <sub>OL</sub> | 16.0  | _    | mA   |

## TABLE 3-96: HSTL DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                     | Symbol               | Min. | Unit |
|-------------------------------|----------------------|------|------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.2  | V    |

## TABLE 3-97: HSTL AC DIFFERENTIAL VOLTAGE SPECIFICATIONS

| Parameter                           | Symbol     | Min. | Max. | Unit |
|-------------------------------------|------------|------|------|------|
| AC input differential voltage       | $V_{DIFF}$ | 0.4  | _    | V    |
| AC differential cross point voltage | $V_{x}$    | 0.68 | 0.9  | V    |

## TABLE 3-98: HSTL MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter         | Symbol           | Max. | Unit | Conditions                           |
|-------------------|------------------|------|------|--------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 400  | Mbps | AC loading: per JEDEC specifications |

#### TABLE 3-99: HSTL IMPEDANCE SPECIFICATION

| Parameter                                                         | Symbol           | Тур.       | Unit | Conditions                         |
|-------------------------------------------------------------------|------------------|------------|------|------------------------------------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | R <sub>REF</sub> | 25.5, 47.8 | Ω    | Reference resistance = $191\Omega$ |
| Effective impedance value (ODT for DDRIO I/O bank only)           | R <sub>TT</sub>  | 47.8       | Ω    | Reference resistance = $191\Omega$ |

TABLE 3-100: HSTL AC TEST PARAMETER SPECIFICATION

| Parameter                                                                                                   | Symbol            | Тур. | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 0.75 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for HSTL15 Class I (T <sub>DP</sub> )                               | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for HSTL15 Class II (T <sub>DP</sub> )                              | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

AC Switching Characteristics

Worst-case commercial conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V, and worst-case  $V_{DDI}$ .

TABLE 3-101: HSTL RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK WITH FIXED CODE (INPUT BUFFERS)

|                     | On Die Terminetien (ODT) | On-Die Termination (ODT) |       | Unit  |
|---------------------|--------------------------|--------------------------|-------|-------|
|                     | On-Die Termination (ODT) |                          |       | Offic |
| Pseudo differential | None                     | 1.605                    | 1.888 | ns    |
|                     | 47.8                     | 1.614                    | 1.898 | ns    |
| True differential   | None                     | 1.622                    | 1.909 | ns    |
|                     | 47.8                     | 1.628                    | 1.916 | ns    |

TABLE 3-102: HSTL TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T             | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | ZH    | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       | Unit |
|--------------|---------------|-----------------|-------|-----------------|-------|-------|-----------------|-------|-----------------|-------|------|
|              | -1            | -Std            | -1    | -Std            | -1    | -Std  | -1              | -Std  | -1              | -Std  | Unit |
|              | HSTL Class I  |                 |       |                 |       |       |                 |       |                 |       |      |
| Single-ended | 2.6           | 3.059           | 2.514 | 2.958           | 2.514 | 2.958 | 2.431           | 2.86  | 2.431           | 2.86  | ns   |
| Differential | 2.621         | 3.083           | 2.648 | 3.115           | 2.647 | 3.113 | 2.925           | 3.442 | 2.923           | 3.44  | ns   |
|              | HSTL Class II |                 |       |                 |       |       |                 |       |                 |       |      |
| Single-ended | 2.511         | 2.954           | 2.488 | 2.927           | 2.49  | 2.93  | 2.409           | 2.833 | 2.411           | 2.836 | ns   |
| Differential | 2.528         | 2.974           | 2.552 | 3.003           | 2.551 | 3.001 | 2.897           | 3.409 | 2.896           | 3.408 | ns   |

## 3.6.2 STUB-SERIES TERMINATED LOGIC

Stub-Series Terminated Logic (SSTL) for 2.5V (SSTL2), 1.8V (SSTL18), and 1.5V (SSTL15) is supported in IGLOO 2 and SmartFusion 2 SoC FPGAs. SSTL2 is defined by JEDEC standard JESD8-9B and SSTL18 is defined by JEDEC standard JESD8-15. IGLOO 2 SSTL I/O configurations are designed to meet double data rate standards DDR/2/3 for general purpose memory buses. Double data rate standards are designed to meet their JEDEC specifications as defined by JEDEC standard JESD79F for DDR, JEDEC standard JESD79-3D for DDR3, and JEDEC standard JESD209A for LPDDR.

## 3.6.3 STUB-SERIES TERMINATED LOGIC 2.5V (SSTL2)

SSTL2 Class I and Class II are supported in IGLOO 2 and SmartFusion 2 SoC FPGAs and also comply with reduced and full drive of double data rate (DDR) standards. IGLOO 2 and SmartFusion 2 SoC FPGA I/Os supports both standards for single-ended signaling and differential signaling for SSTL2. This standard requires a differential amplifier input buffer and a push-pull output buffer.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-103: DDR1/SSTL2 DC RECOMMENDED OPERATING CONDITIONS

| Parameter               | Symbol    | Min.  | Тур.  | Max.  | Unit |
|-------------------------|-----------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$ | 2.375 | 2.5   | 2.625 | V    |
| Termination voltage     | $V_{TT}$  | 1.164 | 1.250 | 1.339 | V    |
| Input reference voltage | $V_{REF}$ | 1.164 | 1.250 | 1.339 | V    |

TABLE 3-104: DDR1/SSTL2 DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min.                    | Max.        | Unit |
|--------------------------------|----------------------|-------------------------|-------------|------|
| DC input logic high            | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.15 | 2.625       | V    |
| DC input logic low             | V <sub>IL</sub> (DC) | -0.3                    | VREF - 0.15 | V    |
| Input current high             | I <sub>IH</sub> (DC) | _                       | _           | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _                       | _           | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-105: DDR1/SSTL2 DC OUTPUT VOLTAGE SPECIFICATION

| Parameter                         | Symbol                             | Min.                    | Max.                    | Unit |  |  |
|-----------------------------------|------------------------------------|-------------------------|-------------------------|------|--|--|
| SSTL2 Class I (DDR Reduced Drive) |                                    |                         |                         |      |  |  |
| DC output logic high              | V <sub>OH</sub>                    | V <sub>TT</sub> + 0.608 | _                       | V    |  |  |
| DC output logic low               | V <sub>OL</sub>                    |                         | V <sub>TT</sub> – 0.608 | V    |  |  |
| Output minimum source DC current  | I <sub>OH</sub> at V <sub>OH</sub> | 8.1                     | _                       | mA   |  |  |
| Output minimum sink current       | I <sub>OL</sub> at V <sub>OL</sub> | -8.1                    | _                       | mA   |  |  |

# TABLE 3-105: DDR1/SSTL2 DC OUTPUT VOLTAGE SPECIFICATION (CONTINUED)

| Parameter                                                                    | Symbol Min.                        |                        | Max.                   | Unit |  |  |  |
|------------------------------------------------------------------------------|------------------------------------|------------------------|------------------------|------|--|--|--|
| SSTL2 Class II (DDR Full Drive) - Applicable to MSIO and DDRIO I/O Bank Only |                                    |                        |                        |      |  |  |  |
| DC output logic high                                                         | V <sub>OH</sub>                    | V <sub>TT</sub> + 0.81 | _                      | V    |  |  |  |
| DC output logic low                                                          | V <sub>OL</sub>                    | _                      | V <sub>TT</sub> – 0.81 | V    |  |  |  |
| Output minimum source DC current                                             | I <sub>OH</sub> at V <sub>OH</sub> | 16.2                   | _                      | mA   |  |  |  |
| Output minimum sink current                                                  | I <sub>OL</sub> at V <sub>OL</sub> | -16.2                  | _                      | mA   |  |  |  |

## TABLE 3-106: DDR1/SSTL2 DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                     | Symbol               | Min | Unit |
|-------------------------------|----------------------|-----|------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.3 | V    |

## TABLE 3-107: SSTL2 AC DIFFERENTIAL VOLTAGE SPECIFICATIONS

| Parameter                           | Symbol                 | Min.                       | Max.                       | Unit |
|-------------------------------------|------------------------|----------------------------|----------------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> (AC) | 0.7                        | _                          | V    |
| AC differential cross point voltage | V <sub>x</sub> (AC)    | $0.5 \times V_{DDI} - 0.2$ | $0.5 \times V_{DDI} + 0.2$ | V    |

## TABLE 3-108: SSTL2 MINIMUM AND MAXIMUM AC SWITCHING SPEEDS

| Parameter                              | Symbol           | Max. | Unit | Conditions                           |
|----------------------------------------|------------------|------|------|--------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 400  | Mbps | AC loading: per JEDEC specifications |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 575  | Mbps | AC loading: 17 pF load               |
| Maximum data rate (for                 | D <sub>MAX</sub> | 700  | Mbps | AC loading: 3 pF/50 $\Omega$ load    |
| MSIOD I/O bank)                        |                  | 510  | Mbps | AC loading: 17pF load                |

## TABLE 3-109: SSTL2 AC IMPEDANCE SPECIFICATIONS

| Parameter                                                         | Тур.   | Unit | Conditions                       |
|-------------------------------------------------------------------|--------|------|----------------------------------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | 20, 42 | Ω    | Reference resistor = $150\Omega$ |

## TABLE 3-110: DDR1/SSTL2 AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                                   | Symbol            | Тур  | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | $V_{TRIP}$        | 1.25 | ٧    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for SSTL2 Class I (T <sub>DP</sub> )                                | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for SSTL2 Class II (T <sub>DP</sub> )                               | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

## **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V, and  $V_{DDI}$  = 2.375V.

TABLE 3-111: SSTL2 RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK (INPUT BUFFERS)

|                     | On-Die            | T     | Unit  |      |
|---------------------|-------------------|-------|-------|------|
|                     | Termination (ODT) | -1    | -Std  | Unit |
| Pseudo differential | None              | 1.549 | 1.821 | ns   |
| True differential   | None              | 1.589 | 1.87  | ns   |

### TABLE 3-112: SSTL2 RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS)

|                     | On-Die            | Tı    | Unit  |      |
|---------------------|-------------------|-------|-------|------|
|                     | Termination (ODT) | -1    | -Std  | Unit |
| Pseudo differential | None              | 2.798 | 3.293 | ns   |
| True differential   | None              | 2.733 | 3.215 | ns   |

# TABLE 3-113: DDR1/SSTL2 RECEIVER CHARACTERISTICS FOR MSIOD I/O BANK (INPUT BUFFERS)

|                     | On-Die            | Tı    | PΥ    | Unit  |
|---------------------|-------------------|-------|-------|-------|
|                     | Termination (ODT) | -1    | -Std  | Oiiit |
| Pseudo differential | None              | 2.476 | 2.913 | ns    |
| True differential   | None              | 2.475 | 2.911 | ns    |

# TABLE 3-114: SSTL2 CLASS I TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       | Unit  |
|--------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-------|
|              | -1              | -Std  | Oilit |
| Single-ended | 2.26            | 2.66  | 1.99            | 2.341 | 1.985           | 2.335 | 2.135           | 2.512 | 2.13            | 2.505 | ns    |
| Differential | 2.26            | 2.658 | 2.202           | 2.591 | 2.201           | 2.589 | 2.393           | 2.815 | 2.392           | 2.814 | ns    |

# TABLE 3-115: DDR1/SSTL2 CLASS I TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       | Unit  |
|--------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-------|
|              | -1              | -Std  | Oilit |
| Single-ended | 2.055           | 2.417 | 2.037           | 2.396 | 2.03            | 2.388 | 2.068           | 2.433 | 2.061           | 2.425 | ns    |
| Differential | 2.192           | 2.58  | 2.434           | 2.864 | 2.425           | 2.852 | 2.164           | 2.545 | 2.156           | 2.536 | ns    |

# TABLE 3-116: DDR1/SSTL2 CLASS I TRANSMITTER CHARACTERISTICS FOR MSIOD I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       | Unit |
|--------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------|
|              | -1              | -Std  | -1              | -Std  | <b>-1</b>       | -Std  | -1              | -Std  | -1              | -Std  | Unit |
| Single-ended | 1.512           | 1.779 | 1.462           | 1.72  | 1.462           | 1.72  | 1.676           | 1.972 | 1.676           | 1.971 | ns   |
| Differential | 1.676           | 1.971 | 1.774           | 2.087 | 1.766           | 2.077 | 1.854           | 2.181 | 1.845           | 2.171 | ns   |

# TABLE 3-117: DDR1/SSTL2 CLASS II TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| T <sub>DP</sub> |      | T <sub>ZL</sub> |      | T <sub>ZH</sub> |      | T <sub>HZ</sub> |      | T <sub>LZ</sub> |      | Unit  |
|-----------------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|-------|
| -1              | -Std | Oilit |

# TABLE 3-117: DDR1/SSTL2 CLASS II TRANSMITTER CHARACTERISTICS FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS) (CONTINUED)

| Single-ended | 2.122 | 2.497 | 1.906 | 2.243 | 1.902 | 2.237 | 2.061 | 2.424 | 2.056 | 2.418 | ns |
|--------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
| Differential | 2.127 | 2.501 | 2.042 | 2.402 | 2.043 | 2.403 | 2.363 | 2.78  | 2.365 | 2.781 | ns |

# TABLE 3-118: DDR1/SSTL2 CLASS II TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T <sub>DP</sub> |       | Tz        | ZL.   | T         | ZH    | Т     | HZ    | Т         | LZ    | Unit  |
|--------------|-----------------|-------|-----------|-------|-----------|-------|-------|-------|-----------|-------|-------|
|              | -1              | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | -1    | -Std  | <b>-1</b> | -Std  | Oilit |
| Single-ended | 2.29            | 2.693 | 1.988     | 2.338 | 1.978     | 2.326 | 1.989 | 2.34  | 1.979     | 2.328 | ns    |
| Differential | 2.418           | 2.846 | 2.304     | 2.711 | 2.297     | 2.702 | 2.131 | 2.506 | 2.124     | 2.499 | ns    |

## 3.6.4 STUB-SERIES TERMINATED LOGIC 1.8V (SSTL18)

SSTL18 Class I and Class II are supported in IGLOO 2 and SmartFusion 2 SoC FPGAs, and comply with the reduced and full drive double date rate (DDR2) standard. IGLOO 2 and SmartFusion 2 SoC FPGA I/Os support both standards for single-ended signaling and differential signaling for SSTL18. This standard requires a differential amplifier input buffer and a push-pull output buffer.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-119: SSTL18 DC RECOMMENDED DC OPERATING CONDITIONS

| Parameter               | Symbol          | Min.  | Тур.  | Max.  | Unit |
|-------------------------|-----------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$       | 1.71  | 1.8   | 1.89  | V    |
| Termination voltage     | V <sub>TT</sub> | 0.838 | 0.900 | 0.964 | V    |
| Input reference voltage | $V_{REF}$       | 0.838 | 0.900 | 0.964 | V    |

TABLE 3-120: SSTL18 DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min.                     | Max.                     | Unit |
|--------------------------------|----------------------|--------------------------|--------------------------|------|
| DC input logic high            | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.125 | 1.89                     | ٧    |
| DC input logic low             | V <sub>IL</sub> (DC) | -0.3                     | V <sub>REF</sub> – 0.125 | ٧    |
| Input current high             | I <sub>IH</sub> (DC) | _                        | _                        | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _                        | _                        | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-121: SSTL18 DC OUTPUT VOLTAGE SPECIFICATION

| Parameter                                              | Symbol                             | Min.                    | Max.                    | Unit |
|--------------------------------------------------------|------------------------------------|-------------------------|-------------------------|------|
| SSTL18 Class I (DD                                     | R2 Reduced                         | Drive)                  |                         |      |
| DC output logic high                                   | $V_{OH}$                           | V <sub>TT</sub> + 0.603 | _                       | ٧    |
| DC output logic low                                    | V <sub>OL</sub>                    |                         | V <sub>TT</sub> - 0.603 | V    |
| Output minimum source DC current (DDRIO I/O bank only) | I <sub>OH</sub> at V <sub>OH</sub> | 6.5                     | _                       | mA   |
| Output minimum sink current (DDRIO I/O bank only)      | I <sub>OL</sub> at V <sub>OL</sub> | -6.5                    | _                       | mA   |
| SSTL18 Class II (I                                     | DDR2 Full Dr                       | ive)                    |                         |      |
| DC output logic high                                   | $V_{OH}$                           | V <sub>TT</sub> + 0.603 | _                       | ٧    |
| DC output logic low                                    | V <sub>OL</sub>                    |                         | V <sub>TT</sub> - 0.603 | V    |
| Output minimum source DC current (DDRIO I/O bank only) | I <sub>OH</sub> at V <sub>OH</sub> | 13.4                    | _                       | mA   |
| Output minimum sink current (DDRIO I/O bank only)      | I <sub>OL</sub> at V <sub>OL</sub> | -13.4                   | _                       | mA   |

. To meet JEDEC Electrical Compliance, use DDR2 Full Drive Transmitter.

TABLE 3-122: SSTL18 DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                     | Symbol               | Min. | Unit |
|-------------------------------|----------------------|------|------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.3  | V    |

# TABLE 3-123: SSTL18 AC DIFFERENTIAL VOLTAGE SPECIFICATIONS (APPLICABLE TO DDRIO BANK ONLY)

| Parameter                           | Symbol                 | Min.                           | Max.                           | Unit |
|-------------------------------------|------------------------|--------------------------------|--------------------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> (AC) | 0.5                            | _                              | V    |
| AC differential cross point voltage | V <sub>x</sub> (AC)    | 0.5 × V <sub>DDI</sub> – 0.175 | 0.5 × V <sub>DDI</sub> + 0.175 | V    |

# TABLE 3-124: SSTL18 MINIMUM AND MAXIMUM AC SWITCHING SPEED (APPLICABLE TO DDRIO BANK ONLY)

| Parameter                              | Symbol           | Max. | Unit | Conditions                          |
|----------------------------------------|------------------|------|------|-------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 667  | Mbps | AC loading: per JEDEC specification |

## TABLE 3-125: SSTL18 AC IMPEDANCE SPECIFICATIONS (APPLICABLE TO DDRIO BANK ONLY)

| Parameter                                                         | Symbol           | Тур.        | Unit | Conditions                       |
|-------------------------------------------------------------------|------------------|-------------|------|----------------------------------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | R <sub>REF</sub> | 20, 42      | Ω    | Reference resistor = $150\Omega$ |
| Effective impedance value (ODT)                                   | R <sub>TT</sub>  | 50, 75, 150 | Ω    | Reference resistor = $150\Omega$ |

# TABLE 3-126: SSTL18 AC TEST PARAMETER SPECIFICATIONS (APPLICABLE TO DDRIO BANK ONLY)

| - ,                                                                                                         |                   |      |      |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Parameter                                                                                                   | Symbol            | Тур. | Unit |
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 0.9  | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for SSTL18 Class I (T <sub>DP</sub> )                               | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for SSTL18 Class II (T <sub>DP</sub> )                              | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V, and  $V_{DDI}$  = 1.71V.

# TABLE 3-127: DDR2/SSTL18 RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK WITH FIXED CODE

| _                   |                          |       |       |       |  |  |  |
|---------------------|--------------------------|-------|-------|-------|--|--|--|
|                     | On-Die Termination (ODT) | T     | PΥ    | Unit  |  |  |  |
|                     | On-Die Termination (ODT) | -1    | -Std  | Oilit |  |  |  |
| Pseudo differential | None                     | 1.567 | 1.844 | ns    |  |  |  |
| True differential   | None                     | 1.588 | 1.869 | ns    |  |  |  |

TABLE 3-128: DDR2/SSTL18 TRANSMITTER CHARACTERISTICS (OUTPUT AND TRISTATE BUFFERS)

|                                     |       | ,                               |       |                                                 |            |                 |       |                 |       |                 |      |                 |  |                 |  |
|-------------------------------------|-------|---------------------------------|-------|-------------------------------------------------|------------|-----------------|-------|-----------------|-------|-----------------|------|-----------------|--|-----------------|--|
|                                     | 7     | T <sub>DP</sub> T <sub>ZL</sub> |       | T <sub>DP</sub> T <sub>ZL</sub> T <sub>ZH</sub> |            | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |      | T <sub>LZ</sub> |  | T <sub>LZ</sub> |  |
|                                     | -1    | -Std                            | -1    | -Std                                            | -1         | -Std            | -1    | -Std            | -1    | -Std            | Unit |                 |  |                 |  |
| SSTL18 Class I (for DDRIO I/O Bank) |       |                                 |       |                                                 |            |                 |       |                 |       |                 |      |                 |  |                 |  |
| Single-ended                        | 2.383 | 2.804                           | 2.23  | 2.623                                           | 2.229      | 2.622           | 2.202 | 2.591           | 2.201 | 2.59            | ns   |                 |  |                 |  |
| Differential                        | 2.413 | 2.84                            | 2.797 | 3.29                                            | 2.797      | 3.29            | 2.282 | 2.685           | 2.282 | 2.685           | ns   |                 |  |                 |  |
|                                     |       |                                 | SSTL1 | 8 Class                                         | II (for DI | ORIO I/O I      | Bank) |                 |       |                 |      |                 |  |                 |  |
| Single-ended                        | 2.281 | 2.683                           | 2.196 | 2.584                                           | 2.195      | 2.583           | 2.171 | 2.555           | 2.17  | 2.554           | ns   |                 |  |                 |  |
| Differential                        | 2.315 | 2.724                           | 2.698 | 3.173                                           | 2.698      | 3.173           | 2.242 | 2.639           | 2.242 | 2.639           | ns   |                 |  |                 |  |
|                                     |       |                                 |       |                                                 |            |                 |       |                 |       |                 |      |                 |  |                 |  |

## 3.6.5 STUB-SERIES TERMINATED LOGIC 1.5V (SSTL15)

SSTL15 Class I and Class II are supported in IGLOO 2 FPGAs and SmartFusion 2 SoC FPGAs, and also comply with the reduced and full drive double data rate (DDR3) standard. IGLOO 2 FPGA and SmartFusion 2 SoC FPGA I/Os supports both standards for single-ended signaling and differential signaling for SSTL18. This standard requires a differential amplifier input buffer and a push-pull output buffer.

## Minimum and Maximum DC/AC Input and Output Levels Specification

The following table lists the SSTL15 DC voltage specifications for DDRIO bank.

TABLE 3-129: SSTL15 DC RECOMMENDED DC OPERATING CONDITIONS (FOR DDRIO I/O BANK ONLY)

| Parameter               | Symbol           | Min.  | Тур.  | Max.  | Unit |
|-------------------------|------------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$        | 1.425 | 1.5   | 1.575 | V    |
| Termination voltage     | V <sub>TT</sub>  | 0.698 | 0.750 | 0.803 | V    |
| Input reference voltage | V <sub>REF</sub> | 0.698 | 0.750 | 0.803 | V    |

TABLE 3-130: SSTL15 DC INPUT VOLTAGE SPECIFICATION (FOR DDRIO I/O BANK ONLY)

| Parameter                      | Symbol               | Min.                   | Max.                   | Unit |
|--------------------------------|----------------------|------------------------|------------------------|------|
| DC input logic high            | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.1 | 1.575                  | V    |
| DC input logic low             | V <sub>IL</sub> (DC) | -0.3                   | V <sub>REF</sub> – 0.1 | ٧    |
| Input current high             | I <sub>IH</sub> (DC) | _                      | _                      | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _                      | _                      | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-131: SSTL15 DC OUTPUT VOLTAGE SPECIFICATION (FOR DDRIO I/O BANK ONLY)

| Parameter                                | Symbol                             | Min.                 | Max.                   | Unit |  |  |  |
|------------------------------------------|------------------------------------|----------------------|------------------------|------|--|--|--|
| DDR3/SSTL15 Class I (DDR3 Reduced Drive) |                                    |                      |                        |      |  |  |  |
| DC output logic high                     | V <sub>OH</sub>                    | $0.8 \times V_{DDI}$ | _                      | V    |  |  |  |
| DC output logic low                      | V <sub>OL</sub>                    |                      | 0.2 × V <sub>DDI</sub> | V    |  |  |  |
| Output minimum source DC current         | I <sub>OH</sub> at V <sub>OH</sub> | 6.5                  | _                      | mA   |  |  |  |
| Output minimum sink current              | I <sub>OL</sub> at V <sub>OL</sub> | -6.5                 | _                      | mA   |  |  |  |
| DDR3/SSTL15 Class II (DDR3 Full Drive)   |                                    |                      |                        |      |  |  |  |
| DC output logic high                     | V <sub>OH</sub>                    | $0.8 \times V_{DDI}$ | _                      | V    |  |  |  |
| DC output logic low                      | V <sub>OL</sub>                    |                      | 0.2 × V <sub>DDI</sub> | V    |  |  |  |

## TABLE 3-131: SSTL15 DC OUTPUT VOLTAGE SPECIFICATION (FOR DDRIO I/O BANK ONLY)

| Parameter                        | Symbol                             | Min. | Max. | Unit |
|----------------------------------|------------------------------------|------|------|------|
| Output minimum source DC current | I <sub>OH</sub> at V <sub>OH</sub> | 7.6  | _    | mA   |
| Output minimum sink current      | I <sub>OL</sub> at V <sub>OL</sub> | -7.6 | _    | mA   |

# TABLE 3-132: SSTL15 DC DIFFERENTIAL VOLTAGE SPECIFICATION (FOR DDRIO I/O BANK ONLY)

| Parameter                     | Symbol   | Min. | Unit |
|-------------------------------|----------|------|------|
| DC input differential voltage | $V_{ID}$ | 0.2  | V    |

**Note:** To meet JEDEC electrical compliance, use DDR3 full drive transmitter.

# TABLE 3-133: SSTL15 AC SSTL15 MINIMUM AND MAXIMUM AC SWITCHING SPEED (FOR DDRIO I/O BANK ONLY)

| Parameter                           | Symbol                 | Min.                         | Max.                           | Unit |
|-------------------------------------|------------------------|------------------------------|--------------------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> (AC) | 0.3                          | _                              | V    |
| AC differential cross point voltage | V <sub>x</sub> (AC)    | $0.5 \times V_{DDI} - 0.150$ | 0.5 × V <sub>DDI</sub> + 0.150 | V    |

# TABLE 3-134: SSTL15 MINIMUM AND MAXIMUM AC SWITCHING SPEED (FOR DDRIO I/O BANK ONLY)

| Parameter         | Symbol           | Max. | Unit | Conditions                           |
|-------------------|------------------|------|------|--------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 667  | Mbps | AC loading: per JEDEC specifications |

## TABLE 3-135: SSTL15 AC CALIBRATED IMPEDANCE OPTION (FOR DDRIO I/O BANK ONLY)

| Parameter                                    | Symbol           | Тур.                | Unit | Conditions                       |
|----------------------------------------------|------------------|---------------------|------|----------------------------------|
| Supported output driver calibrated impedance | R <sub>REF</sub> | 34, 40              | Ω    | Reference resistor = $240\Omega$ |
| Effective impedance value (ODT)              | R <sub>TT</sub>  | 20, 30, 40, 60, 120 | Ω    | Reference resistor = $240\Omega$ |

# TABLE 3-136: SSTL15 AC TEST PARAMETER SPECIFICATIONS (FOR DDRIO I/O BANK ONLY)

| Parameter                                                                                                   | Symbol            | Тур. | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | $V_{TRIP}$        | 0.75 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for SSTL15 Class I (T <sub>DP</sub> )                               | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for SSTL15 Class II (T <sub>DP</sub> )                              | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

## **AC Switching Characteristics**

Worst commercial-case conditions: TJ = 85 °C,  $V_{DD}$  = 1.14V, and  $V_{DDI}$  = 1.425V.

TABLE 3-137: DDR3/SSTL15 RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK—WITH CALIBRATION ONLY

| On-Die Termination (ODT) |      |       | T <sub>PY</sub> |        |  |  |
|--------------------------|------|-------|-----------------|--------|--|--|
| OII-D                    |      | -1    | -Std            | - Unit |  |  |
| Pseudo differential      | None | 1.605 | 1.888           | ns     |  |  |
|                          | 20   | 1.616 | 1.901           | ns     |  |  |
|                          | 30   | 1.613 | 1.897           | ns     |  |  |
|                          | 40   | 1.611 | 1.895           | ns     |  |  |
|                          | 60   | 1.609 | 1.893           | ns     |  |  |
|                          | 120  | 1.607 | 1.89            | ns     |  |  |
| True differential        | None | 1.623 | 1.91            | ns     |  |  |
|                          | 20   | 1.637 | 1.926           | ns     |  |  |
|                          | 30   | 1.63  | 1.918           | ns     |  |  |
|                          | 40   | 1.626 | 1.914           | ns     |  |  |
|                          | 60   | 1.622 | 1.91            | ns     |  |  |
|                          | 120  | 1.619 | 1.905           | ns     |  |  |

TABLE 3-138: DDR3/SSTL15 TRANSMITTER CHARACTERISTICS (OUTPUT AND TRISTATE BUFFERS)

|                                                        | Т                                                    | DP    | Т     | ZL    | Т     | ZH    | Т     | HZ    | 1     | LZ    | Unit  |
|--------------------------------------------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|                                                        | -1                                                   | -Std  | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1    | -Std  | Ullit |
| DDR3 Reduced Drive/SSTL15 Class I (for DDRIO I/O Bank) |                                                      |       |       |       |       |       |       |       |       |       |       |
| Single-ended                                           | 2.533                                                | 2.98  | 2.522 | 2.967 | 2.523 | 2.968 | 2.427 | 2.855 | 2.428 | 2.856 | ns    |
| Differential                                           | 2.555                                                | 3.005 | 3.073 | 3.615 | 3.073 | 3.615 | 2.416 | 2.843 | 2.416 | 2.843 | ns    |
|                                                        | DDR3 Full Drive/SSTL15 Class II (for DDRIO I/O Bank) |       |       |       |       |       |       |       |       |       |       |
| Single-ended                                           | 2.53                                                 | 2.977 | 2.514 | 2.958 | 2.516 | 2.96  | 2.422 | 2.849 | 2.425 | 2.852 | ns    |
| Differential                                           | 2.552                                                | 3.002 | 2.591 | 3.048 | 2.59  | 3.047 | 2.882 | 3.391 | 2.881 | 3.39  | ns    |

## 3.6.6 LOW POWER DOUBLE DATA RATE (LPDDR)

LPDDR reduced and full drive low power double data rate standards are supported in IGLOO 2 FPGA and SmartFusion 2 SoC FPGA I/Os. This standard requires a differential amplifier input buffer and a push-pull output buffer.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-139: LPDDR DC RECOMMENDED DC OPERATING CONDITIONS

| Parameter               | Symbol    | Min.  | Тур.  | Max.  |
|-------------------------|-----------|-------|-------|-------|
| Supply voltage          | $V_{DDI}$ | 1.71  | 1.8   | 1.89  |
| Termination voltage     | $V_{TT}$  | 0.838 | 0.900 | 0.964 |
| Input reference voltage | $V_{REF}$ | 0.838 | 0.900 | 0.964 |

**TABLE 3-140: LPDDR DC INPUT VOLTAGE SPECIFICATION** 

| Parameter           | Symbol               | Min.                 | Max.                   |
|---------------------|----------------------|----------------------|------------------------|
| DC input logic high | V <sub>IH</sub> (DC) | $0.7 \times V_{DDI}$ | 1.89                   |
| DC input logic low  | V <sub>IL</sub> (DC) | -0.3                 | 0.3 × V <sub>DDI</sub> |

## TABLE 3-140: LPDDR DC INPUT VOLTAGE SPECIFICATION (CONTINUED)

| Parameter                      | Symbol               | Min. | Max. |
|--------------------------------|----------------------|------|------|
| Input current high             | I <sub>IH</sub> (DC) | _    | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _    | _    |

<sup>.</sup> See Table 3-22.

## TABLE 3-141: LPDDR DC OUTPUT VOLTAGE SPECIFICATION REDUCED DRIVE

| Parameter                        | Symbol                             | Min.                   | Max.                   |
|----------------------------------|------------------------------------|------------------------|------------------------|
| DC output logic high             | V <sub>OH</sub>                    | 0.9 × V <sub>DDI</sub> | _                      |
| DC output logic low              | V <sub>OL</sub>                    | _                      | 0.1 × V <sub>DDI</sub> |
| Output minimum source DC current | I <sub>OH</sub> at V <sub>OH</sub> | 0.1                    | _                      |
| Output minimum sink current      | I <sub>OL</sub> at V <sub>OL</sub> | -0.1                   | _                      |

## TABLE 3-142: LPDDR DC OUTPUT VOLTAGE SPECIFICATION FULL DRIVE

| Parameter                        | Symbol                             | Min.                   | Max.                   |
|----------------------------------|------------------------------------|------------------------|------------------------|
| DC output logic high             | V <sub>OH</sub>                    | 0.9 × V <sub>DDI</sub> | _                      |
| DC output logic low              | V <sub>OL</sub>                    | _                      | 0.1 × V <sub>DDI</sub> |
| Output minimum source DC current | I <sub>OH</sub> at V <sub>OH</sub> | 0.1                    | _                      |
| Output minimum sink current      | I <sub>OL</sub> at V <sub>OL</sub> | -0.1                   | _                      |

<sup>.</sup> To meet JEDEC Electrical Compliance, use LPDDR Full Drive Transmitter.

#### TABLE 3-143: LPDDR DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                     | Symbol               | Min.                   |
|-------------------------------|----------------------|------------------------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.4 × V <sub>DDI</sub> |

# TABLE 3-144: LPDDR AC DIFFERENTIAL VOLTAGE SPECIFICATIONS (FOR DDRIO I/O BANK ONLY)

| Parameter                           | Symbol         | Min.                   | Max.                   | Unit |
|-------------------------------------|----------------|------------------------|------------------------|------|
| AC input differential voltage       | $V_{DIFF}$     | 0.6 × V <sub>DDI</sub> | _                      | V    |
| AC differential cross point voltage | V <sub>x</sub> | 0.4 × V <sub>DDI</sub> | 0.6 × V <sub>DDI</sub> | V    |

## TABLE 3-145: LPDDR AC SPECIFICATIONS (FOR DDRIO I/O BANK ONLY)

| Parameter         | Symbol           | Max. | Unit | Conditions                           |
|-------------------|------------------|------|------|--------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 400  | Mbps | AC loading: per JEDEC specifications |

## TABLE 3-146: LPDDR AC CALIBRATED IMPEDANCE OPTION (FOR DDRIO I/O BANK ONLY)

| Parameter                                    | Symbol           | Тур.        | Unit | Conditions                       |
|----------------------------------------------|------------------|-------------|------|----------------------------------|
| Supported output driver calibrated impedance | R <sub>REF</sub> | 20, 42      | Ω    | Reference resistor = $150\Omega$ |
| Effective impedance value (ODT)              | R <sub>TT</sub>  | 50, 70, 150 | Ω    | Reference resistor = $150\Omega$ |

## TABLE 3-147: LPDDR AC TEST PARAMETER SPECIFICATIONS (FOR DDRIO I/O BANK ONLY)

| Parameter                                                                                                   | Symbol           | Тур. | Unit |
|-------------------------------------------------------------------------------------------------------------|------------------|------|------|
| Measuring/trip point for data path                                                                          | $V_{TRIP}$       | 0.9  | ٧    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub> | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub> | 5    | pF   |

## TABLE 3-147: LPDDR AC TEST PARAMETER SPECIFICATIONS (FOR DDRIO I/O BANK ONLY)

| Reference resistance for data test path for LPDDR (T <sub>DP</sub> ) | RTT_TEST          | 50 | Ω |
|----------------------------------------------------------------------|-------------------|----|---|
| Capacitive loading for data path (T <sub>DP</sub> )                  | C <sub>LOAD</sub> | 5  | Ω |

#### **AC Switching Characteristics**

Worst-case commercial conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V, and worst-case  $V_{DDI}$ .

TABLE 3-148: LPDDR RECEIVER CHARACTERISTICS FOR DDRIO I/O BANK WITH FIXED CODES

|                     | On-Die Termination | T     | Unit  |       |
|---------------------|--------------------|-------|-------|-------|
|                     | (ODT)              | -1    | -Std  | Oilit |
| Pseudo differential | None               | 1.568 | 1.845 | ns    |
| True differential   | None               | 1.588 | 1.869 | ns    |

# TABLE 3-149: LPDDR REDUCED DRIVE FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T <sub>DP</sub> |       | T <sub>DP</sub> T <sub>ENZL</sub> T <sub>ENZH</sub> |       | IZH   | T <sub>ENHZ</sub> |       | T <sub>ENLZ</sub> |       | Unit  |       |
|--------------|-----------------|-------|-----------------------------------------------------|-------|-------|-------------------|-------|-------------------|-------|-------|-------|
|              | -1              | -Std  | -1                                                  | -Std  | -1    | -Std              | -1    | -Std              | -1    | -Std  | Ullit |
| Single-ended | 2.383           | 2.804 | 2.23                                                | 2.623 | 2.229 | 2.622             | 2.202 | 2.591             | 2.201 | 2.59  | ns    |
| Differential | 2.396           | 2.819 | 2.764                                               | 3.252 | 2.764 | 3.252             | 2.255 | 2.653             | 2.255 | 2.653 | ns    |

## TABLE 3-150: LPDDR FULL DRIVE FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|              | T <sub>DP</sub> |       | T <sub>DP</sub> T <sub>ENZL</sub> T <sub>EN</sub> |       | IZH   | T <sub>EN</sub> | IHZ   | T <sub>ENLZ</sub> |       | Unit  |       |
|--------------|-----------------|-------|---------------------------------------------------|-------|-------|-----------------|-------|-------------------|-------|-------|-------|
|              | -1              | -Std  | -1                                                | -Std  | -1    | -Std            | -1    | -Std              | -1    | -Std  | Oilit |
| Single-ended | 2.281           | 2.683 | 2.196                                             | 2.584 | 2.195 | 2.583           | 2.171 | 2.555             | 2.17  | 2.554 | ns    |
| Differential | 2.298           | 2.703 | 2.288                                             | 2.692 | 2.288 | 2.692           | 2.593 | 3.051             | 2.593 | 3.051 | ns    |

Minimum and Maximum DC/AC Input and Output Levels Specification using LPDDR-LVCMOS 1.8V Mode

TABLE 3-151: LPDDR-LVCMOS 1.8V MODE RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max. | Unit |
|----------------|-----------|-------|------|------|------|
| Supply voltage | $V_{DDI}$ | 1.710 | 1.8  | 1.89 | V    |

TABLE 3-152: LPDDR-LVCMOS 1.8V MODE DC INPUT VOLTAGE SPECIFICATION

| Parameter                                           | Symbol               | Min.                    | Max.                    | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.89                    | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | V    |
| Input current high                                  | I <sub>IH</sub> (DC) | _                       | _                       | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) | _                       | _                       | _    |

<sup>.</sup> See Table 3-22.

TABLE 3-153: LPDDR-LVCMOS 1.8V MODE DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min.                    | Max. | Unit |
|----------------------|-----------------|-------------------------|------|------|
| DC output logic high | V <sub>OH</sub> | V <sub>DDI</sub> – 0.45 | _    | V    |
| DC output logic low  | V <sub>OL</sub> | _                       | 0.45 | V    |

## TABLE 3-154: LPDDR-LVCMOS 1.8V MINIMUM AND MAXIMUM AC SWITCHING SPEEDS

| Parameter                              | Symbol           | Max. | Unit | Conditions                                           |
|----------------------------------------|------------------|------|------|------------------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 400  | Mbps | AC loading: 17pf load, 8 ma drive and above/all slew |

## TABLE 3-155: LPDDR-LVCMOS 1.8V CALIBRATED IMPEDANCE OPTION

| Parameter                                                         | Symbol   | Тур.                   | Unit |
|-------------------------------------------------------------------|----------|------------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | RODT_CAL | 75, 60, 50, 33, 25, 20 | Ω    |

TABLE 3-156: LPDDR-LVCMOS 1.8V AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol            | Тур. | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | 0.9  | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5    | pF   |
| Capacitive loading for data path (T <sub>DP)</sub>                                                  | C <sub>LOAD</sub> | 5    | pF   |

TABLE 3-157: LPDDR-LVCMOS 1.8V MODE TRANSMITTER DRIVE STRENGTH SPECIFICATION FOR DDRIO BANK

| Output Drive Selection | V <sub>OH</sub> (V)<br>Min. | V <sub>OL</sub> (V)<br>Max. | I <sub>OH</sub> (at V <sub>OH</sub> ) mA | I <sub>OL</sub> (at V <sub>OL</sub> ) mA |
|------------------------|-----------------------------|-----------------------------|------------------------------------------|------------------------------------------|
| 2 mA                   | V <sub>DDI</sub> – 0.45     | 0.45                        | 2                                        | 2                                        |
| 4 mA                   | V <sub>DDI</sub> – 0.45     | 0.45                        | 4                                        | 4                                        |
| 6 mA                   | V <sub>DDI</sub> – 0.45     | 0.45                        | 6                                        | 6                                        |
| 8 mA                   | V <sub>DDI</sub> – 0.45     | 0.45                        | 8                                        | 8                                        |
| 10 mA                  | V <sub>DDI</sub> – 0.45     | 0.45                        | 10                                       | 10                                       |
| 12 mA                  | V <sub>DDI</sub> – 0.45     | 0.45                        | 12                                       | 12                                       |
| 16 mA                  | V <sub>DDI</sub> – 0.45     | 0.45                        | 16                                       | 16                                       |

<sup>. 16</sup> mA Drive Strengths, All Slews, meet LPDDR JEDEC electrical compliance.

TABLE 3-158: LPDDR-LVCMOS 1.8V AC SWITCHING CHARACTERISTICS FOR RECEIVER (FOR DDRIO I/O BANK WITH FIXED CODE—INPUT BUFFERS)

| ODT (On Die<br>Termination) | -1    | -Std  | -1    | -Std | Unit |
|-----------------------------|-------|-------|-------|------|------|
| None                        | 1.968 | 2.315 | 2.099 | 2.47 | ns   |

TABLE 3-159: LPDDR-LVCMOS 1.8V AC SWITCHING CHARACTERISTICS FOR TRANSMITTER FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| Output Drive | Slew T <sub>DP</sub> |       | )P    | Tz    | <u>Z</u> L | Tz    | T <sub>ZH</sub> T <sub>HZ</sub> T <sub>LZ</sub> <sup>1</sup> |       |       | z <sup>1</sup> | Unit  |      |
|--------------|----------------------|-------|-------|-------|------------|-------|--------------------------------------------------------------|-------|-------|----------------|-------|------|
| Selection    | Control              | -1    | -Std  | -1    | -Std       | -1    | -Std                                                         | -1    | -Std  | -1             | -Std  | Unit |
| 2 mA         | slow                 | 4.234 | 4.981 | 3.646 | 4.29       | 4.245 | 4.995                                                        | 4.908 | 5.774 | 4.434          | 5.216 | ns   |
|              | medium               | 3.824 | 4.498 | 3.282 | 3.861      | 3.834 | 4.511                                                        | 4.625 | 5.441 | 4.116          | 4.843 | ns   |
|              | medium_fast          | 3.627 | 4.267 | 3.111 | 3.66       | 3.637 | 4.279                                                        | 4.481 | 5.272 | 3.984          | 4.687 | ns   |
|              | fast                 | 3.605 | 4.241 | 3.097 | 3.644      | 3.615 | 4.253                                                        | 4.472 | 5.262 | 3.973          | 4.674 | ns   |
| 4 mA         | slow                 | 3.923 | 4.615 | 3.314 | 3.9        | 3.918 | 4.61                                                         | 5.403 | 6.356 | 4.894          | 5.757 | ns   |
|              | medium               | 3.518 | 4.138 | 2.961 | 3.484      | 3.515 | 4.135                                                        | 5.121 | 6.025 | 4.561          | 5.366 | ns   |
|              | medium_fast          | 3.321 | 3.907 | 2.783 | 3.275      | 3.317 | 3.903                                                        | 4.966 | 5.843 | 4.426          | 5.206 | ns   |

TABLE 3-159: LPDDR-LVCMOS 1.8V AC SWITCHING CHARACTERISTICS FOR TRANSMITTER FOR DDRIO I/O BANK (OUTPUT AND TRISTATE BUFFERS) (CONTINUED)

|       | fast        | 3.301 | 3.883 | 2.77  | 3.259 | 3.296 | 3.878 | 4.957 | 5.831 | 4.417 | 5.196 | ns |
|-------|-------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
| 6 mA  | slow        | 3.71  | 4.364 | 3.104 | 3.652 | 3.702 | 4.355 | 5.62  | 6.612 | 5.08  | 5.977 | ns |
|       | medium      | 3.333 | 3.921 | 2.779 | 3.27  | 3.325 | 3.913 | 5.346 | 6.289 | 4.777 | 5.62  | ns |
|       | medium_fast | 3.155 | 3.712 | 2.62  | 3.083 | 3.146 | 3.702 | 5.21  | 6.13  | 4.657 | 5.479 | ns |
|       | fast        | 3.134 | 3.688 | 2.608 | 3.068 | 3.125 | 3.677 | 5.202 | 6.12  | 4.648 | 5.468 | ns |
| 8 mA  | slow        | 3.619 | 4.258 | 3.007 | 3.538 | 3.607 | 4.244 | 5.815 | 6.841 | 5.249 | 6.175 | ns |
|       | medium      | 3.246 | 3.819 | 2.686 | 3.16  | 3.236 | 3.807 | 5.542 | 6.52  | 4.936 | 5.807 | ns |
|       | medium_fast | 3.066 | 3.607 | 2.525 | 2.971 | 3.054 | 3.593 | 5.405 | 6.359 | 4.811 | 5.66  | ns |
|       | fast        | 3.046 | 3.584 | 2.513 | 2.957 | 3.034 | 3.57  | 5.401 | 6.353 | 4.803 | 5.651 | ns |
| 10 mA | slow        | 3.498 | 4.115 | 2.878 | 3.386 | 3.481 | 4.096 | 6.046 | 7.113 | 5.444 | 6.404 | ns |
|       | medium      | 3.138 | 3.692 | 2.569 | 3.023 | 3.126 | 3.678 | 5.782 | 6.803 | 5.129 | 6.034 | ns |
|       | medium_fast | 2.966 | 3.489 | 2.414 | 2.841 | 2.951 | 3.472 | 5.666 | 6.665 | 5.013 | 5.897 | ns |
|       | fast        | 2.945 | 3.464 | 2.401 | 2.826 | 2.93  | 3.448 | 5.659 | 6.658 | 5.003 | 5.886 | ns |
| 12 mA | slow        | 3.417 | 4.02  | 2.807 | 3.303 | 3.401 | 4.002 | 6.083 | 7.156 | 5.464 | 6.428 | ns |
|       | medium      | 3.076 | 3.618 | 2.519 | 2.964 | 3.063 | 3.604 | 5.828 | 6.856 | 5.176 | 6.089 | ns |
|       | medium_fast | 2.913 | 3.427 | 2.376 | 2.795 | 2.898 | 3.41  | 5.725 | 6.736 | 5.072 | 5.966 | ns |
|       | fast        | 2.894 | 3.405 | 2.362 | 2.78  | 2.879 | 3.388 | 5.715 | 6.724 | 5.064 | 5.957 | ns |
| 16 mA | slow        | 3.366 | 3.96  | 2.751 | 3.237 | 3.348 | 3.939 | 6.226 | 7.324 | 5.576 | 6.56  | ns |
|       | medium      | 3.03  | 3.565 | 2.47  | 2.906 | 3.017 | 3.55  | 5.981 | 7.036 | 5.282 | 6.214 | ns |
|       | medium_fast | 2.87  | 3.377 | 2.328 | 2.739 | 2.854 | 3.358 | 5.895 | 6.935 | 5.18  | 6.094 | ns |
|       | fast        | 2.853 | 3.357 | 2.314 | 2.723 | 2.837 | 3.338 | 5.889 | 6.929 | 5.177 | 6.09  | ns |

<sup>.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for SSO management).

## 3.7 Differential I/O Standards

Configuration of the I/O modules as a differential pair is handled by Microchip FPGA Products Group Libero software when the user instantiates a differential I/O macro in the design. Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR) registers.

## 3.7.1 LVDS

Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard.

Minimum and Maximum Input and Output Levels

TABLE 3-160: LVDS RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit | Conditions |
|----------------|-----------|-------|------|-------|------|------------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5  | 2.625 | V    | 2.5V range |
| Supply voltage | $V_{DDI}$ | 3.15  | 3.3  | 3.45  | V    | 3.3V range |

TABLE 3-161: LVDS DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min. | Max.  | Unit | Conditions |
|--------------------------------|----------------------|------|-------|------|------------|
| DC Input voltage               | VI                   | 0    | 2.925 | V    | 2.5V range |
| DC input voltage               | VI                   | 0    | 3.45  | V    | 3.3V range |
| Input current high             | I <sub>IH</sub> (DC) | _    |       | _    | _          |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _    | _     | _    | _          |

. See Table 3-22.

TABLE 3-162: LVDS DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min. | Тур.  | Max. | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

## TABLE 3-163: LVDS DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                         | Symbol           | Min.  | Тур. | Max.  | Unit |
|-----------------------------------|------------------|-------|------|-------|------|
| Differential output voltage swing | V <sub>OD</sub>  | 250   | 350  | 450   | mV   |
| Output common mode voltage        | V <sub>OCM</sub> | 1.125 | 1.25 | 1.375 | V    |
| Input common mode voltage         | V <sub>ICM</sub> | 0.05  | 1.25 | 2.35  | V    |
| Input differential voltage        | $V_{ID}$         | 100   | 350  | 600   | mV   |

when  $V_{ID}$  is < 300 mV, the input signal is delayed by up to an additional 450 ps for LVDS25 and 280 ps for LVDS33. This delay is not accounted in the timing model. Clock insertion delays, propagation delays, and I/O to FF delays are marginally affected. Adding a parallel termination resistor of 200 $\Omega$  ±5% across the receiver pins can mitigate this additional delay when  $V_{ID}$  is < 300 mV.

### TABLE 3-164: LVDS MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                                 | Symbol           | Max. | Unit | Conditions                                       |
|-------------------------------------------|------------------|------|------|--------------------------------------------------|
| Maximum data rate (for MSIO I/O bank)     | D <sub>MAX</sub> | 535  | Mbps | AC loading: 12 pF/100 $\Omega$ differential load |
| Maximum data rate (for MSIOD I/O bank) no | D <sub>MAX</sub> | 620  | Mbps | AC loading: 10 pF/100 $\Omega$ differential load |
| pre-emphasis                              |                  | 700  | Mbps | AC loading: 2 pF/100 $\Omega$ differential load  |

# TABLE 3-165: LVDS AC IMPEDANCE SPECIFICATIONS

| Parameter              | Symbol | Тур. | Max. | Unit |
|------------------------|--------|------|------|------|
| Termination resistance | RT     | 100  |      | Ω    |

## TABLE 3-166: LVDS AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol           | Тур.        | Unit |
|-----------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Measuring/trip point for data path                                                                  | $V_{TRIP}$       | Cross point | ٧    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub> | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub> | 5           | pF   |

#### LVDS25 AC Switching Characteristics

Worst commercial-case conditions:  $T_J = 85$  °C,  $V_{DD} = 1.14V$ , and  $V_{DDI} = 2.375V$ .

## TABLE 3-167: LVDS25 RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS)

| On-Die Termination (ODT) | T       | PY    | Unit |  |
|--------------------------|---------|-------|------|--|
| On-Die Termination (ODT) | -1 -Std |       | Unit |  |
| None                     | 2.774   | 3.263 | ns   |  |
| 100                      | 2.775   | 3.264 | ns   |  |

## TABLE 3-168: LVDS25 RECEIVER CHARACTERISTICS FOR MSIOD I/O BANK (INPUT BUFFERS)

| On-Die Termination (ODT) | T <sub>i</sub> | PΥ    | Unit  |
|--------------------------|----------------|-------|-------|
| On-Die Termination (ODT) | <b>–1</b>      | -Std  | Oilit |
| None                     | 2.554          | 3.004 | ns    |

## TABLE 3-168: LVDS25 RECEIVER CHARACTERISTICS FOR MSIOD I/O BANK (INPUT BUFFERS)

| 100 | 2.549 | 2.999 | ns |
|-----|-------|-------|----|
|     |       |       |    |

TABLE 3-169: LVDS25 TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> T <sub>HZ</sub> T <sub>LZ</sub> |       | z     | Unit |       |       |       |
|-----------------|-------|-----------------|-------|-------------------------------------------------|-------|-------|------|-------|-------|-------|
| -1              | -Std  | -1              | -Std  | -1                                              | -Std  | -1    | -Std | -1    | -Std  | Ullit |
| 2.136           | 2.513 | 2.416           | 2.842 | 2.402                                           | 2.825 | 2.423 | 2.85 | 2.409 | 2.833 | ns    |

TABLE 3-170: LVDS25 TRANSMITTER CHARACTERISTICS FOR MSIOD I/O BANK (OUTPUT AND TRISTATE BUFFERS)

|                  | T <sub>DP</sub> |       | T     | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |      |
|------------------|-----------------|-------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|------|
|                  | -1              | -Std  | -1    | -Std            | -1    | -Std            | -1    | -Std            | -1    | -Std            | Unit |
| No pre-emphasis  | 1.61            | 1.893 | 1.749 | 2.058           | 1.735 | 2.041           | 1.897 | 2.231           | 1.866 | 2.195           | ns   |
| Min pre-emphasis | 1.527           | 1.796 | 1.757 | 2.067           | 1.744 | 2.052           | 1.905 | 2.241           | 1.876 | 2.207           | ns   |
| Med pre-emphasis | 1.496           | 1.76  | 1.765 | 2.077           | 1.751 | 2.06            | 1.914 | 2.252           | 1.884 | 2.216           | ns   |

### **LVDS33 AC Switching Characteristics**

TABLE 3-171: LVDS33 RECEIVER CHARACTERISTICS FOR MSIO I/O BANK (INPUT BUFFERS)

| On Die Termination (ODT) | T         | Unit  |      |
|--------------------------|-----------|-------|------|
| On Die Termination (ODT) | <b>-1</b> | -Std  | Onit |
| None                     | 2.572     | 3.025 | ns   |
| 100                      | 2.569     | 3.023 | ns   |

TABLE 3-172: LVDS33 TRANSMITTER CHARACTERISTICS FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| T     | T <sub>DP</sub> |      | T <sub>ZL</sub> |      | T <sub>ZH</sub> T <sub>HZ</sub> T <sub>LZ</sub> |       | z     | Unit      |       |       |
|-------|-----------------|------|-----------------|------|-------------------------------------------------|-------|-------|-----------|-------|-------|
| -1    | -Std            | -1   | -Std            | -1   | -Std                                            | -1    | -Std  | <b>–1</b> | -Std  | Oilit |
| 1.942 | 2.284           | 1.98 | 2.33            | 1.97 | 2.318                                           | 1.953 | 2.298 | 1.96      | 2.307 | ns    |

### 3.7.2 B-LVDS

Bus LVDS (B-LVDS) specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers.

Minimum and Maximum DC/AC Input and Output Levels Specification

TABLE 3-173: B-LVDS RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit |
|----------------|-----------|-------|------|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5  | 2.625 | V    |

TABLE 3-174: B-LVDS DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min. | Max.  | Unit |
|--------------------------------|----------------------|------|-------|------|
| DC input voltage               | VI                   | 0    | 2.925 | V    |
| Input current high             | I <sub>IH</sub> (DC) | _    | _     | _    |
| Input current low <sup>1</sup> | I <sub>IL</sub> (DC) | _    | _     | _    |

. See Table 3-22.

## TABLE 3-175: B-LVDS DC OUTPUT VOLTAGE SPECIFICATION (FOR MSIO I/O BANK ONLY)

| Parameter            | Symbol          | Min. | Тур.  | Max. | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | $V_{OL}$        | 0.9  | 1.075 | 1.25 | V    |

#### TABLE 3-176: B-LVDS DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                                                  | Symbol           | Min. | Max.      | Unit |
|------------------------------------------------------------|------------------|------|-----------|------|
| Differential output voltage swing (for MSIO I/O bank only) | V <sub>OD</sub>  | 65   | 460       | mV   |
| Output common mode voltage (for MSIO I/O bank only)        | V <sub>OCM</sub> | 1.1  | 1.5       | V    |
| Input common mode voltage                                  | V <sub>ICM</sub> | 0.05 | 2.4       | V    |
| Input differential voltage                                 | $V_{ID}$         | 0.1  | $V_{DDI}$ | ٧    |

#### TABLE 3-177: B-LVDS MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                             | Symbol           | Max. | Unit | Conditions                                      |
|---------------------------------------|------------------|------|------|-------------------------------------------------|
| Maximum data rate (for MSIO I/O bank) | D <sub>MAX</sub> | 500  | Mbps | AC loading: 2 pF/100 $\Omega$ differential load |

#### TABLE 3-178: B-LVDS AC IMPEDANCE SPECIFICATIONS

| Parameter              | Symbol         | Тур | Unit |
|------------------------|----------------|-----|------|
| Termination resistance | R <sub>T</sub> | 27  | Ω    |

#### TABLE 3-179: B-LVDS AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol           | Тур.        | Unit |
|-----------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Measuring/trip point for data path                                                                  | $V_{TRIP}$       | Cross point | ٧    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub> | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub> | 5           | pF   |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J = 85$  °C,  $V_{DD} = 1.14V$ , and  $V_{DDI} = 2.375V$ .

# TABLE 3-180: B-LVDS AC SWITCHING CHARACTERISTICS FOR RECEIVER FOR MSIO I/O BANK (INPUT BUFFERS)

| On-Die Termination (ODT) | T     | PΥ    | Unit |
|--------------------------|-------|-------|------|
| On-Die Termination (ODT) | -1    | -Std  | Onit |
| None                     | 2.738 | 3.221 | ns   |
| 100                      | 2.735 | 3.218 | ns   |

# TABLE 3-181: B-LVDS AC SWITCHING CHARACTERISTICS FOR RECEIVER FOR MSIOD I/O BANK (INPUT BUFFERS)

| On Dia Termination (ODT) | T     | Unit  |       |
|--------------------------|-------|-------|-------|
| On-Die Termination (ODT) | -1    | -Std  | Ullit |
| None                     | 2.495 | 2.934 | ns    |
| 100                      | 2.495 | 2.935 | ns    |

# TABLE 3-182: B-LVDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIO I/O BANK - OUTPUT AND TRISTATE BUFFERS)

| T  | DP   | T; | ZL   | T  | ZH   | T  | ΗZ   | T  | LZ   | Unit  |
|----|------|----|------|----|------|----|------|----|------|-------|
| -1 | -Std | Ollit |

# TABLE 3-182: B-LVDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIO I/O BANK - OUTPUT AND TRISTATE BUFFERS)

| 2.258 | 2.656 | 2.343 | 2.756 | 2.329 | 2.74 | 2.12 | 2.494 | 2.123 | 2.497 | ns |
|-------|-------|-------|-------|-------|------|------|-------|-------|-------|----|
|       |       |       |       |       |      |      | _     | _     | _     |    |

3.7.3 M-LVDS

M-LVDS specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers.

#### Minimum and Maximum Input and Output Levels

#### TABLE 3-183: M-LVDS RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit |
|----------------|-----------|-------|------|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5  | 2.625 | ٧    |

<sup>.</sup> Only M-LVDS TYPE I is supported.

#### TABLE 3-184: M-LVDS DC INPUT VOLTAGE SPECIFICATION

| Parameter                      | Symbol               | Min. | Max.  | Unit |
|--------------------------------|----------------------|------|-------|------|
| DC input voltage               | VI                   | 0    | 2.925 | V    |
| Input current high             | I <sub>IH</sub> (DC) | _    | _     | _    |
| Input current low <sup>2</sup> | I <sub>IL</sub> (DC) | _    | _     | _    |

<sup>.</sup> See Table 3-22.

# TABLE 3-185: M-LVDS DC VOLTAGE SPECIFICATION OUTPUT VOLTAGE SPECIFICATION (FOR MSIO I/O BANK ONLY)

| Parameter            | Symbol          | Min. | Тур.  | Max. | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

#### TABLE 3-186: M-LVDS DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                                                  | Symbol           | Min. | Max. | Unit |
|------------------------------------------------------------|------------------|------|------|------|
| Differential output voltage swing (for MSIO I/O bank only) | V <sub>OD</sub>  | 300  | 650  | mV   |
| Output common mode voltage (for MSIO I/O bank only)        | V <sub>OCM</sub> | 0.3  | 2.1  | ٧    |
| Input common mode voltage                                  | V <sub>ICM</sub> | 0.3  | 1.2  | ٧    |
| Input differential voltage                                 | $V_{ID}$         | 50   | 2400 | mV   |

### TABLE 3-187: M-LVDS MINIMUM AND MAXIMUM AC SWITCHING SPEED FOR MSIO I/O BANK

| Parameter         | Symbol           | Max. | Unit | Conditions                                      |
|-------------------|------------------|------|------|-------------------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 500  | Mbps | AC loading: 2 pF/100 $\Omega$ differential load |

#### TABLE 3-188: M-LVDS AC IMPEDANCE SPECIFICATIONS

| Parameter              | Symbol         | Тур. | Unit |
|------------------------|----------------|------|------|
| Termination resistance | R <sub>T</sub> | 50   | Ω    |

#### TABLE 3-189: M-LVDS AC TEST PARAMETER SPECIFICATIONS

| Parameter                          | Symbol     | Тур.        | Unit |
|------------------------------------|------------|-------------|------|
| Measuring/trip point for data path | $V_{TRIP}$ | Cross point | V    |

# TABLE 3-189: M-LVDS AC TEST PARAMETER SPECIFICATIONS

| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub> | 2K | Ω  |
|-------------------------------------------------------------------------------------------------------------|------------------|----|----|
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub> | 5  | рF |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V, and  $V_{DDI}$  = 2.375V.

TABLE 3-190: M-LVDS AC SWITCHING CHARACTERISTICS FOR RECEIVER (FOR MSIO I/O BANK —INPUT BUFFERS)

| On-Die Termination (ODT) | Tı        | Unit  |       |
|--------------------------|-----------|-------|-------|
| On-Die Termination (ODT) | <b>–1</b> | -Std  | Oilit |
| None                     | 2.738     | 3.221 | ns    |
| 100                      | 2.735     | 3.218 | ns    |

# TABLE 3-191: M-LVDS AC SWITCHING CHARACTERISTICS FOR RECEIVER (FOR MSIOD I/O BANK—INPUT BUFFERS)

| On-Die Termination (ODT) | Tı    | Unit  |       |
|--------------------------|-------|-------|-------|
| On-Die Termination (ODT) | -1    | -Std  | Offic |
| None                     | 2.495 | 2.934 | ns    |
| 100                      | 2.495 | 2.935 | ns    |

# TABLE 3-192: M-LVDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIO I/O BANK—OUTPUT AND TRISTATE BUFFERS)

| T <sub>DI</sub> | P     | Tz    | L     | T <sub>ZI</sub> | Н     | T <sub>H</sub> ; | Z     | T <sub>LZ</sub> | <u>'</u> | Unit |
|-----------------|-------|-------|-------|-----------------|-------|------------------|-------|-----------------|----------|------|
| -1              | -Std  | -1    | -Std  | -1              | -Std  | -1               | -Std  | -1              | -Std     | Unit |
| 2.258           | 2.656 | 2.348 | 2.762 | 2.334           | 2.746 | 2.123            | 2.497 | 2.125           | 2.5      | ns   |

#### 3.7.4 MINI-LVDS

Mini-LVDS is an unidirectional interface from the timing controller to the column drivers and is designed to the Texas Instruments Standard SLDA007A.

Mini-LVDS Minimum and Maximum Input and Output Levels

TABLE 3-193: MINI-LVDS RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit |
|----------------|-----------|-------|------|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5  | 2.625 | V    |

## TABLE 3-194: MINI-LVDS DC INPUT VOLTAGE SPECIFICATION

| Parameter        | Symbol | Min. | Max.  | Unit |
|------------------|--------|------|-------|------|
| DC Input voltage | VI     | 0    | 2.925 | V    |

## TABLE 3-195: MINI-LVDS DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min. | Тур.  | Max. | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

TABLE 3-196: MINI-LVDS DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                         | Symbol           | Min. | Max. | Unit |
|-----------------------------------|------------------|------|------|------|
| Differential output voltage swing | V <sub>OD</sub>  | 300  | 600  | mV   |
| Output common mode voltage        | V <sub>OCM</sub> | 1    | 1.4  | V    |
| Input common mode voltage         | V <sub>ICM</sub> | 0.3  | 1.2  | V    |
| Input differential voltage        | $V_{ID}$         | 100  | 600  | mV   |

TABLE 3-197: MINI-LVDS MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                              | Symbol           | Max. | Unit | Conditions                                      |
|----------------------------------------|------------------|------|------|-------------------------------------------------|
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 520  | Mbps | AC loading: 2 pF/100 $\Omega$ differential load |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 700  | Mbps | AC loading: 2 pF/100 $\Omega$ differential load |

TABLE 3-198: MINI-LVDS AC IMPEDANCE SPECIFICATIONS

| Parameter              | Symbol         | Тур. | Unit |
|------------------------|----------------|------|------|
| Termination resistance | R <sub>T</sub> | 100  | Ω    |

TABLE 3-199: MINI-LVDS AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                                   | Symbol           | Тур.        | Unit |
|-------------------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Measuring/trip point for data path                                                                          | $V_{TRIP}$       | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub> | 2K          | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub> | 5           | pF   |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V, and  $V_{DDI}$  = 2.375V.

TABLE 3-200: MINI-LVDS AC SWITCHING CHARACTERISTICS FOR RECEIVER (FOR MSIO I/O BANK—INPUT BUFFERS)

| On Dia Termination (ODT) |       | Unit  |      |
|--------------------------|-------|-------|------|
| On-Die Termination (ODT) | -1    | -Std  | Omit |
| None                     | 2.855 | 3.359 | ns   |
| 100                      | 2.85  | 3.353 | ns   |
| None                     | 2.602 | 3.061 | ns   |
| 100                      | 2.597 | 3.055 | ns   |

# TABLE 3-201: MINI-LVDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER FOR MSIO I/O BANK (OUTPUT AND TRISTATE BUFFERS)

| T <sub>D</sub> | Р     | Tz    | L     | T <sub>ZH</sub> |       | T <sub>HZ</sub> |      | T <sub>LZ</sub> |       | Unit |
|----------------|-------|-------|-------|-----------------|-------|-----------------|------|-----------------|-------|------|
| -1             | -Std  | -1    | -Std  | -1              | -Std  | -1              | -Std | -1              | -Std  |      |
| 2.097          | 2.467 | 2.308 | 2.715 | 2.296           | 2.701 | 1.964           | 2.31 | 1.949           | 2.293 | ns   |

TABLE 3-202: MINI-LVDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIOD I/O BANK—OUTPUT AND TRISTATE BUFFERS)

| T <sub>D</sub> | Р    | Tz | L    | T <sub>Z</sub> | н    | T <sub>H</sub> | Z    | TL        | T <sub>LZ</sub> |  |
|----------------|------|----|------|----------------|------|----------------|------|-----------|-----------------|--|
| -1             | -Std | -1 | -Std | <b>–1</b>      | -Std | <b>–</b> 1     | -Std | <b>–1</b> | -Std            |  |

# TABLE 3-202: MINI-LVDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIOD I/O BANK—OUTPUT AND TRISTATE BUFFERS)

| No pre-emphasis  | 1.614 | 1.899 | 1.562 | 1.837 | 1.553 | 1.826 | 1.593 | 1.874 | 1.578 | 1.856 | ns |
|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
| Min pre-emphasis | 1.604 | 1.887 | 1.745 | 2.053 | 1.731 | 2.036 | 1.892 | 2.225 | 1.861 | 2.189 | ns |
| Med pre-emphasis | 1.521 | 1.79  | 1.753 | 2.062 | 1.737 | 2.043 | 1.9   | 2.235 | 1.868 | 2.197 | ns |
| Max pre-emphasis | 1.492 | 1.754 | 1.762 | 2.073 | 1.745 | 2.052 | 1.91  | 2.247 | 1.876 | 2.206 | ns |

## 3.7.5 RSDS

Reduced Swing Differential Signaling (RSDS) is similar to an LVDS high-speed interface using differential signaling. RSDS has a similar implementation to LVDS devices and is only intended for point-to-point applications.

**Minimum and Maximum Input and Output Levels** 

## TABLE 3-203: RSDS RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min.  | Тур. | Max.  | Unit |  |
|----------------|-----------|-------|------|-------|------|--|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5  | 2.625 | V    |  |

## TABLE 3-204: RSDS DC INPUT VOLTAGE SPECIFICATION

| Parameter        | Symbol | Min. | Max.  | Unit |
|------------------|--------|------|-------|------|
| DC input voltage | VI     | 0    | 2.925 | V    |

#### TABLE 3-205: RSDS DC OUTPUT VOLTAGE SPECIFICATION

| Parameter            | Symbol          | Min. | Тур.  | Max. | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | $V_{OL}$        | 0.9  | 1.075 | 1.25 | ٧    |

## TABLE 3-206: RSDS DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                         | Symbol           | Min. | Max. | Unit |
|-----------------------------------|------------------|------|------|------|
| Differential output voltage swing | V <sub>OD</sub>  | 100  | 600  | mV   |
| Output common mode voltage        | V <sub>OCM</sub> | 0.5  | 1.5  | V    |
| Input common mode voltage         | V <sub>ICM</sub> | 0.3  | 1.5  | V    |
| Input differential voltage        | $V_{\text{ID}}$  | 100  | 600  | mV   |

#### TABLE 3-207: RSDS MINIMUM AND MAXIMUM AC SWITCHING SPEED

| Parameter                              | Symbol           | Max. | Unit | Conditions                                      |
|----------------------------------------|------------------|------|------|-------------------------------------------------|
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 520  | Mbps | AC loading: 2 pF/100Ω differential load         |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 700  | Mbps | AC loading: 2 pF/100 $\Omega$ differential load |

#### TABLE 3-208: RSDS AC IMPEDANCE SPECIFICATIONS

| Parameter              | Symbol | Тур. | Unit |
|------------------------|--------|------|------|
| Termination resistance | RT     | 100  | Ω    |

#### TABLE 3-209: RSDS AC TEST PARAMETER SPECIFICATIONS

| Parameter                                                                                           | Symbol            | Тур.        | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|-------------|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5           | pF   |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J = 85$  °C,  $V_{DD} = 1.14V$ , and  $V_{DDI} = 2.375V$ .

TABLE 3-210: RSDS AC SWITCHING CHARACTERISTICS FOR RECEIVER (FOR MSIO I/O BANK—INPUT BUFFERS)

| On-Die Termination (ODT) |       | T <sub>PY</sub> |      |  |  |
|--------------------------|-------|-----------------|------|--|--|
| On-Die Termination (ODT) | -1    | -Std            | Unit |  |  |
| None                     | 2.855 | 3.359           | ns   |  |  |
| 100                      | 2.85  | 3.353           | ns   |  |  |

# TABLE 3-211: RSDS AC SWITCHING CHARACTERISTICS FOR RECEIVER (FOR MSIOD I/O BANK—INPUT BUFFERS)

| On Die Termination (ODT) | T <sub>I</sub> | Unit  |      |
|--------------------------|----------------|-------|------|
| On-Die Termination (ODT) | <b>-</b> 1     | -Std  | Unit |
| None                     | 2.602          | 3.061 | ns   |
| 100                      | 2.597          | 3.055 | ns   |

# TABLE 3-212: RSDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIO I/O BANK—OUTPUT AND TRISTATE BUFFERS)

| T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |      | Unit  |
|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|------|-------|
| -1              | -Std  | -1              | -Std  | -1              | -Std  | -1              | -Std  | -1              | -Std | Ullit |
| 2.097           | 2.467 | 2.303           | 2.709 | 2.291           | 2.695 | 1.961           | 2.307 | 1.947           | 2.29 | ns    |

TABLE 3-213: RSDS AC SWITCHING CHARACTERISTICS FOR TRANSMITTER (FOR MSIOD I/O BANK—OUTPUT AND TRISTATE BUFFERS)

| T                |                 |       |                                                 |       |       |                 |       |                 |           |       |       |
|------------------|-----------------|-------|-------------------------------------------------|-------|-------|-----------------|-------|-----------------|-----------|-------|-------|
|                  | T <sub>DP</sub> |       | T <sub>DP</sub> T <sub>ZL</sub> T <sub>ZH</sub> |       | ZH    | T <sub>HZ</sub> |       | T <sub>LZ</sub> |           | Unit  |       |
|                  | -1              | -Std  | <b>-1</b>                                       | -Std  | -1    | -Std            | -1    | -Std            | <b>-1</b> | -Std  | Oilit |
| No pre-emphasis  | 1.614           | 1.899 | 1.559                                           | 1.834 | 1.55  | 1.823           | 1.59  | 1.87            | 1.575     | 1.852 | ns    |
| Min pre-emphasis | 1.604           | 1.887 | 1.742                                           | 2.05  | 1.728 | 2.032           | 1.889 | 2.222           | 1.858     | 2.185 | ns    |
| Med pre-emphasis | 1.521           | 1.79  | 1.753                                           | 2.062 | 1.737 | 2.043           | 1.9   | 2.235           | 1.868     | 2.197 | ns    |
| Max pre-emphasis | 1.492           | 1.754 | 1.762                                           | 2.073 | 1.745 | 2.052           | 1.91  | 2.247           | 1.876     | 2.206 | ns    |

#### 3.7.6 LVPECL

Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires that one data bit be carried through two signal lines. Similar to LVDS, two pins are needed. It also requires external resistor termination. IGLOO 2 and SmartFusion 2 SoC FPGAs support only LVPECL receivers and do not support LVPECL transmitters.

Minimum and Maximum Input and Output Levels (Applicable to MSIO I/O Bank Only)

TABLE 3-214: LVPECL RECOMMENDED DC OPERATING CONDITIONS

| Parameter      | Symbol    | Min. | Тур. | Max. | Unit |
|----------------|-----------|------|------|------|------|
| Supply voltage | $V_{DDI}$ | 3.15 | 3.3  | 3.45 | ٧    |

TABLE 3-215: LVPECL DC INPUT VOLTAGE SPECIFICATION

| Parameter        | Symbol | Min. | Max. | Unit |
|------------------|--------|------|------|------|
| DC input voltage | VI     | 0    | 3.45 | ٧    |

TABLE 3-216: LVPECL DC DIFFERENTIAL VOLTAGE SPECIFICATION

| Parameter                  | Symbol           | Min. | Тур. | Max.  | Unit |
|----------------------------|------------------|------|------|-------|------|
| Input common mode voltage  | V <sub>ICM</sub> | 0.3  |      | 2.8   | V    |
| Input differential voltage | $V_{IDIFF}$      | 100  | 300  | 1,000 | mV   |

TABLE 3-217: LVPECL MINIMUM AND MAXIMUM AC SWITCHING SPEEDS

| Parameter         | Symbol           | Max. | Unit |
|-------------------|------------------|------|------|
| Maximum data rate | D <sub>MAX</sub> | 900  | Mbps |

## **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V, and  $V_{DDI}$  = 2.375V.

TABLE 3-218: LVPECL RECEIVER CHARACTERISTICS FOR MSIO I/O BANK

| On-Die Termination (ODT) | Tı    | Unit  |      |
|--------------------------|-------|-------|------|
| On-Die Termination (ODT) | -1    | -Std  | Onit |
| None                     | 2.572 | 3.025 | ns   |
| 100                      | 2.569 | 3.023 | ns   |

# 3.8 I/O Register Specifications

This section describes input and output register specifications.

## 3.8.1 INPUT REGISTER

FIGURE 3-6: TIMING MODEL FOR INPUT REGISTER



FIGURE 3-7: I/O REGISTER INPUT TIMING DIAGRAM



The following table lists the input data register propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-219: INPUT DATA REGISTER PROPAGATION DELAYS

| Parameter                                                    | Symbol               | Measuring<br>Nodes<br>(from, to) | -1    | -Std  | Unit |
|--------------------------------------------------------------|----------------------|----------------------------------|-------|-------|------|
| Bypass delay of the input register                           | T <sub>IBYP</sub>    | F, G                             | 0.353 | 0.415 | ns   |
| Clock-to-Q of the input register                             | T <sub>ICLKQ</sub>   | E, G                             | 0.16  | 0.188 | ns   |
| Data setup time for the input register                       | T <sub>ISUD</sub>    | A, E                             | 0.357 | 0.421 | ns   |
| Data hold time for the input register                        | T <sub>IHD</sub>     | A, E                             | 0     | 0     | ns   |
| Enable setup time for the input register                     | T <sub>ISUE</sub>    | B, E                             | 0.46  | 0.542 | ns   |
| Enable hold time for the input register                      | T <sub>IHE</sub>     | B, E                             | 0     | 0     | ns   |
| Synchronous load setup time for the input register           | T <sub>ISUSL</sub>   | D, E                             | 0.46  | 0.542 | ns   |
| Synchronous load hold time for the input register            | T <sub>IHSL</sub>    | D, E                             | 0     | 0     | ns   |
| Asynchronous clear-to-Q of the input register (ADn=1)        | T <sub>IALN2Q</sub>  | C, G                             | 0.625 | 0.735 | ns   |
| Asynchronous preset-to-Q of the input register (ADn=0)       |                      | C, G                             | 0.587 | 0.69  | ns   |
| Asynchronous load removal time for the input register        | T <sub>IREMALN</sub> | C, E                             | 0     | 0     | ns   |
| Asynchronous load recovery time for the input register       | T <sub>IRECALN</sub> | C, E                             | 0.074 | 0.087 | ns   |
| Asynchronous load minimum pulse width for the input register | T <sub>IWALN</sub>   | C, C                             | 0.304 | 0.357 | ns   |
| Clock minimum pulse width high for the input register        | T <sub>ICKMPWH</sub> | E, E                             | 0.075 | 0.088 | ns   |
| Clock minimum pulse width low for the input register         | T <sub>ICKMPWL</sub> | E, E                             | 0.159 | 0.187 | ns   |

For the derating values at specific junction temperature and voltage supply levels, see Table 3-14 for derating values.

## 3.8.2 OUTPUT/ENABLE REGISTER

FIGURE 3-8: TIMING MODEL FOR OUTPUT/ENABLE REGISTER D D ΕN ΕN Q ALn ALn ADn ADn SLE SLn SLn SD SD LAT LAT CLK CLK \* D Q Output I/O Buffer with Enable Control ΕN ALn ADn SLE SLn SD LAT CLK Output/Enable Registers

FIGURE 3-9: I/O REGISTER OUTPUT TIMING DIAGRAM



The following table lists the output/enable propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-220: OUTPUT/ENABLE DATA REGISTER PROPAGATION DELAYS

| Parameter                                                            |                      | Measuring<br>Nodes<br>(from, to) | -1    | -Std  | Unit |
|----------------------------------------------------------------------|----------------------|----------------------------------|-------|-------|------|
| Bypass delay of the output/enable register                           | T <sub>OBYP</sub>    | F, G or H, I                     | 0.353 | 0.415 | ns   |
| Clock-to-Q of the output/enable register                             | T <sub>OCLKQ</sub>   | E, G or E, I                     | 0.263 | 0.309 | ns   |
| Data setup time for the output/enable register                       | T <sub>OSUD</sub>    | A, E or J, E                     | 0.19  | 0.223 | ns   |
| Data hold time for the output/enable register                        | T <sub>OHD</sub>     | A, E or J, E                     | 0     | 0     | ns   |
| Enable setup time for the output/enable register                     | T <sub>OSUE</sub>    | B, E                             | 0.419 | 0.493 | ns   |
| Enable hold time for the output/enable register                      | T <sub>OHE</sub>     | B, E                             | 0     | 0     | ns   |
| Synchronous load setup time for the output/enable register           | T <sub>OSUSL</sub>   | D, E                             | 0.196 | 0.231 | ns   |
| Synchronous load hold time for the output/enable register            | T <sub>OHSL</sub>    | D, E                             | 0     | 0     | ns   |
| Asynchronous clear-to-q of the output/enable register (ADn = 1)      | T <sub>OALN2Q</sub>  | C, G or C, I                     | 0.505 | 0.594 | ns   |
| Asynchronous preset-to-q of the output/enable register (ADn = 0)     |                      | C, G or C, I                     | 0.528 | 0.621 | ns   |
| Asynchronous load removal time for the output/enable register        | T <sub>OREMALN</sub> | C, E                             | 0     | 0     | ns   |
| Asynchronous load recovery time for the output/enable register       | T <sub>ORECALN</sub> | C, E                             | 0.034 | 0.04  | ns   |
| Asynchronous load minimum pulse width for the output/enable register | T <sub>OWALN</sub>   | C, C                             | 0.304 | 0.357 | ns   |
| Clock minimum pulse width high for the output/enable register        | T <sub>OCKMPWH</sub> | E, E                             | 0.075 | 0.088 | ns   |
| Clock minimum pulse width low for the output/enable register         | T <sub>OCKMPWL</sub> | E, E                             | 0.159 | 0.187 | ns   |

<sup>.</sup> For the derating values at specific junction temperature and voltage supply levels, see Table 3-14 for derating values.

# 3.9 DDR Module Specification

This section describes input and output DDR module and timing specifications.

## 3.9.1 INPUT DDR MODULE

FIGURE 3-10: INPUT DDR MODULE



## 3.9.2 INPUT DDR TIMING DIAGRAM

FIGURE 3-11: INPUT DDR TIMING DIAGRAM



## 3.9.3 TIMING CHARACTERISTICS

The following table lists the input DDR propagation delays in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14$ V.

**TABLE 3-221: INPUT DDR PROPAGATION DELAYS** 

| Symbol                  | Description                                         | Measuring Nodes<br>(from, to) | -1    | -Std  | Unit |
|-------------------------|-----------------------------------------------------|-------------------------------|-------|-------|------|
| T <sub>DDRICLKQ1</sub>  | Clock-to-Out Out_QR for input DDR                   | B, C                          | 0.16  | 0.188 | ns   |
| T <sub>DDRICLKQ2</sub>  | Clock-to-Out Out_QF for input DDR                   | B, D                          | 0.166 | 0.195 | ns   |
| T <sub>DDRISUD</sub>    | Data setup for input DDR                            | A, B                          | 0.357 | 0.421 | ns   |
| T <sub>DDRIHD</sub>     | Data hold for input DDR                             | A, B                          | 0     | 0     | ns   |
| T <sub>DDRISUE</sub>    | Enable setup for input DDR                          | E, B                          | 0.46  | 0.542 | ns   |
| T <sub>DDRIHE</sub>     | Enable hold for input DDR                           | E, B                          | 0     | 0     | ns   |
| T <sub>DDRISUSLN</sub>  | Synchronous load setup for input DDR                | G, B                          | 0.46  | 0.542 | ns   |
| T <sub>DDRIHSLN</sub>   | Synchronous load hold for input DDR                 | G, B                          | 0     | 0     | ns   |
| T <sub>DDRIAL2Q1</sub>  | Asynchronous load-to-out QR for input DDR           | F, C                          | 0.587 | 0.69  | ns   |
| T <sub>DDRIAL2Q2</sub>  | Asynchronous load-to-out QF for input DDR           | F, D                          | 0.541 | 0.636 | ns   |
| T <sub>DDRIREMAL</sub>  | Asynchronous load removal time for input DDR        | F, B                          | 0     | 0     | ns   |
| T <sub>DDRIRECAL</sub>  | Asynchronous load recovery time for input DDR       | F, B                          | 0.074 | 0.087 | ns   |
| T <sub>DDRIWAL</sub>    | Asynchronous load minimum pulse width for input DDR | F, F                          | 0.304 | 0.357 | ns   |
| T <sub>DDRICKMPWH</sub> | Clock minimum pulse width high for input DDR        | B, B                          | 0.075 | 0.088 | ns   |

TABLE 3-221: INPUT DDR PROPAGATION DELAYS (CONTINUED)

| Symbol                  | Description                                 | Measuring Nodes<br>(from, to) | -1    | -Std  | Unit |
|-------------------------|---------------------------------------------|-------------------------------|-------|-------|------|
| T <sub>DDRICKMPWL</sub> | Clock minimum pulse width low for input DDR | B, B                          | 0.159 | 0.187 | ns   |

## 3.9.4 OUTPUT DDR MODULE

FIGURE 3-12: OUTPUT DDR MODULE



## FIGURE 3-13: OUTPUT DDR TIMING DIAGRAM

## 3.9.5 TIMING CHARACTERISTICS

t<sub>DDROAL2Q</sub>

The following table lists the output DDR propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-222: OUTPUT DDR PROPAGATION DELAYS** 

 $t_{\text{DDROCLKQ}}$ 

| Symbol                  | Description                                          | Measuring Nodes (from, to) | -1    | -Std  | Unit |
|-------------------------|------------------------------------------------------|----------------------------|-------|-------|------|
| T <sub>DDROCLKQ</sub>   | Clock-to-out of DDR for output DDR                   | E, G                       | 0.263 | 0.309 | ns   |
| T <sub>DDROSUDF</sub>   | Data_F data setup for output DDR                     | F, E                       | 0.143 | 0.168 | ns   |
| T <sub>DDROSUDR</sub>   | Data_R data setup for output DDR                     | A, E                       | 0.19  | 0.223 | ns   |
| T <sub>DDROHDF</sub>    | Data_F data hold for output DDR                      | F, E                       | 0     | 0     | ns   |
| T <sub>DDROHDR</sub>    | Data_R data hold for output DDR                      | A, E                       | 0     | 0     | ns   |
| T <sub>DDROSUE</sub>    | Enable setup for input DDR                           | B, E                       | 0.419 | 0.493 | ns   |
| T <sub>DDROHE</sub>     | Enable hold for input DDR                            | B, E                       | 0     | 0     | ns   |
| T <sub>DDROSUSLN</sub>  | Synchronous load setup for input DDR                 | D, E                       | 0.196 | 0.231 | ns   |
| T <sub>DDROHSLN</sub>   | Synchronous load hold for input DDR                  | D, E                       | 0     | 0     | ns   |
| T <sub>DDROAL2Q</sub>   | Asynchronous load-to-out for output DDR              | C, G                       | 0.528 | 0.621 | ns   |
| T <sub>DDROREMAL</sub>  | Asynchronous load removal time for output DDR        | C, E                       | 0     | 0     | ns   |
| T <sub>DDRORECAL</sub>  | Asynchronous load recovery time for output DDR       | C, E                       | 0.034 | 0.04  | ns   |
| T <sub>DDROWAL</sub>    | Asynchronous load minimum pulse width for output DDR | C, C                       | 0.304 | 0.357 | ns   |
| T <sub>DDROCKMPWH</sub> | Clock minimum pulse width high for the output DDR    | E, E                       | 0.075 | 0.088 | ns   |

TABLE 3-222: OUTPUT DDR PROPAGATION DELAYS (CONTINUED)

| Symbol                  | Description                                      | Measuring Nodes<br>(from, to) | -1    | -Std  | Unit |
|-------------------------|--------------------------------------------------|-------------------------------|-------|-------|------|
| T <sub>DDROCKMPWL</sub> | Clock minimum pulse width low for the output DDR | E, E                          | 0.159 | 0.187 | ns   |

## 3.10 Logic Element Specifications

## 3.10.1 4-INPUT LUT (LUT-4)

The IGLOO 2 and SmartFusion 2 SoC FPGAs offer a fully permutable 4-input LUT. In this section, timing characteristics are presented for a sample of the library. For more details, see *SmartFusion2 and IGLOO2 Macro Library Guide*.

FIGURE 3-14: LUT-4





### 3.10.2 TIMING CHARACTERISTICS

The following table lists the combinatorial cell propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-223: COMBINATORIAL CELL PROPAGATION DELAYS

| Combinatorial Cell | Equation        | Symbol          | -1    | -Std  | Uni<br>t |
|--------------------|-----------------|-----------------|-------|-------|----------|
| INV                | Y = !A          | T <sub>PD</sub> | 0.1   | 0.118 | ns       |
| AND2               | $Y = A \cdot B$ | T <sub>PD</sub> | 0.164 | 0.193 | ns       |
| NAND2              | Y = !(A · B)    | T <sub>PD</sub> | 0.147 | 0.173 | ns       |
| OR2                | Y = A + B       | T <sub>PD</sub> | 0.164 | 0.193 | ns       |
| NOR2               | Y = !(A + B)    | T <sub>PD</sub> | 0.147 | 0.173 | ns       |
| XOR2               | Y = A ⊕ B       | T <sub>PD</sub> | 0.164 | 0.193 | ns       |

TABLE 3-223: COMBINATORIAL CELL PROPAGATION DELAYS

| XOR3 | $Y = A \oplus B \oplus C$       | T <sub>PD</sub> | 0.225 | 0.265 | ns |  |
|------|---------------------------------|-----------------|-------|-------|----|--|
| AND3 | $Y = A \cdot B \cdot C$         | T <sub>PD</sub> | 0.209 | 0.246 | ns |  |
| AND4 | $Y = A \cdot B \cdot C \cdot D$ | T <sub>PD</sub> | 0.287 | 0.338 | ns |  |

## 3.10.3 SEQUENTIAL MODULE

IGLOO 2 and SmartFusion 2 SoC FPGAs offer a separate flip-flop which can be used independently from the LUT. The flip-flop can be configured as a register or a latch and has a data input and optional enable, synchronous load (clear or preset), and asynchronous load (clear or preset).

FIGURE 3-15: SEQUENTIAL MODULE



The following figure shows a configuration with SD = 0 (synchronous clear) and ADn = 1 (asynchronous clear) for a flip-flop (LAT = 0).

FIGURE 3-16: SEQUENTIAL MODULE TIMING DIAGRAM



## 3.10.3.1 Timing Characteristics

The following table lists the register delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-224: REGISTER DELAYS** 

| Parameter                                                   | Symbol              | -1    | -Std  | Unit |
|-------------------------------------------------------------|---------------------|-------|-------|------|
| Clock-to-Q of the core register                             | T <sub>CLKQ</sub>   | 0.108 | 0.127 | ns   |
| Data setup time for the core register                       | T <sub>SUD</sub>    | 0.254 | 0.298 | ns   |
| Data hold time for the core register                        | T <sub>HD</sub>     | 0     | 0     | ns   |
| Enable setup time for the core register                     | T <sub>SUE</sub>    | 0.335 | 0.394 | ns   |
| Enable hold time for the core register                      | T <sub>HE</sub>     | 0     | 0     | ns   |
| Synchronous load setup time for the core register           | T <sub>SUSL</sub>   | 0.335 | 0.394 | ns   |
| Synchronous load hold time for the core register            | T <sub>HSL</sub>    | 0     | 0     | ns   |
| Asynchronous Clear-to-Q of the core register (ADn = 1)      | T <sub>ALN2Q</sub>  | 0.473 | 0.556 | ns   |
| Asynchronous preset-to-Q of the core register (ADn = 0)     |                     | 0.451 | 0.531 | ns   |
| Asynchronous load removal time for the core register        | T <sub>REMALN</sub> | 0     | 0     | ns   |
| Asynchronous load recovery time for the core register       | T <sub>RECALN</sub> | 0.353 | 0.415 | ns   |
| Asynchronous load minimum pulse width for the core register | T <sub>WALN</sub>   | 0.266 | 0.313 | ns   |
| Clock minimum pulse width high for the core register        | T <sub>CKMPWH</sub> | 0.065 | 0.077 | ns   |
| Clock minimum pulse width low for the core register         | T <sub>CKMPWL</sub> | 0.139 | 0.164 | ns   |

## 3.11 Global Resource Characteristics

The IGLOO 2 and SmartFusion 2 SoC FPGA devices offer a powerful, low skew global routing network which provides an effective clock distribution throughout the FPGA fabric. See *UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide* for the positions of various global routing resources.

The following table lists the 150 device global resources in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14V$ .

**TABLE 3-225: 150 DEVICE GLOBAL RESOURCE** 

| Parameter                         | Symbol             | -     | -1    | -8    | Std   | Unit |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
| raiailletei                       | Symbol             | Min.  | Max.  | Min.  | Max.  | Onit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.83  | 0.911 | 0.831 | 0.913 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.457 | 1.588 | 1.715 | 1.869 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> | _     | 0.131 | _     | 0.154 | ns   |

The following table lists the 090 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

TABLE 3-226: 090 DEVICE GLOBAL RESOURCE

| Parameter                         | Cumbal             | -     | -1    | -8    | Std   | Unit |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
| raidilletei                       | Symbol             | Min.  | Max.  | Min.  | Max.  | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.835 | 0.888 | 0.833 | 0.886 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.405 | 1.489 | 1.654 | 1.752 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> | _     | 0.084 | _     | 0.098 | ns   |

The following table lists the 050 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-227: 050 DEVICE GLOBAL RESOURCE

| Parameter                         | Symbol             | -1    |       | -Std  |       | Unit |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
|                                   |                    | Min.  | Max.  | Min.  | Max.  | Uill |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.827 | 0.897 | 0.826 | 0.896 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.419 | 1.53  | 1.671 | 1.8   | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> | _     | 0.111 | _     | 0.129 | ns   |

The following table lists the 025 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-228: 025 DEVICE GLOBAL RESOURCE

| Parameter                         | Symbol             | -1    |       | -Std  |       | Unit  |
|-----------------------------------|--------------------|-------|-------|-------|-------|-------|
|                                   |                    | Min.  | Max.  | Min.  | Max.  | Ullit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.747 | 0.799 | 0.745 | 0.797 | ns    |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.294 | 1.378 | 1.522 | 1.621 | ns    |
| Maximum skew for global clock     | T <sub>RCKSW</sub> | _     | 0.084 | _     | 0.099 | ns    |

The following table lists the 010 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-229: 010 DEVICE GLOBAL RESOURCE

| Parameter                         | Symbol             | -1    |       | -Std  |       | Unit |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
| Parameter                         |                    | Min.  | Max.  | Min.  | Max.  | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.626 | 0.669 | 0.627 | 0.668 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.112 | 1.182 | 1.308 | 1.393 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> | _     | 0.07  | _     | 0.085 | ns   |

The following table lists the 005 device global resources in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14$ V.

TABLE 3-230: 005 DEVICE GLOBAL RESOURCE

| Parameter                         | Symbol             | -1    |       | -Std  |       | Unit |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
|                                   |                    | Min.  | Max   | Min.  | Max.  | Onit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.625 | 0.66  | 0.628 | 0.66  | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.126 | 1.187 | 1.325 | 1.397 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> | _     | 0.061 | _     | 0.072 | ns   |

## 3.12 FPGA Fabric SRAM

See UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide for more information.

## 3.12.1 FPGA FABRIC LARGE SRAM (LSRAM)

The following table lists the RAM1K18—dual-port mode for depth  $\times$  width configuration 1K  $\times$  18 in worst commercial-case conditions when T<sub>J</sub> = 85 °C, V<sub>DD</sub> = 1.14V.

TABLE 3-231: RAM1K18—DUAL-PORT MODE FOR DEPTH × WIDTH CONFIGURATION 1K × 18

| Down star                                                              | 0bl                    | -1     |       | -Std       |       | 11:4 |
|------------------------------------------------------------------------|------------------------|--------|-------|------------|-------|------|
| Parameter                                                              | Symbol                 | Min.   | Max.  | Min.       | Max.  | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    | _     | 2.941      | _     | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  | _     | 1.323      | _     | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    | _     | 2.941      | _     | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  | _     | 1.323      | _     | ns   |
| Read access time with pipeline register                                | T <sub>CLK2Q</sub>     | _      | 0.334 | _          | 0.393 | ns   |
| Read access time without pipeline register                             |                        | _      | 2.273 | _          | 2.674 | ns   |
| Access time with feed-through write timing                             |                        | _      | 2.273 | _          | 2.674 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.441  | _     | 0.519      | _     | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  | _     | 0.322      | _     | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.341  | _     | 0.401      | _     | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.107  | _     | 0.126      | _     | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  | _     | 0.244      | _     | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  |       | 0.254      |       | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     | _      | 1.529 |            | 1.799 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  | _     | 0.219      | _     | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.449  | _     | 0.528      | _     | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.167  | _     | 0.197      | _     | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_D-OUT_EN)               | T <sub>RDPLESU</sub>   | 0.248  | _     | 0.291      | _     | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_D-OUT_EN)                | T <sub>RDPLEHD</sub>   | 0.102  | _     | 0.12       |       | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       | _      | 1.506 | _          | 1.772 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  | _     | 0.595      | _     | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  | _     | 0.005      | _     | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  | _     | 0.354      | _     | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 | _     | -<br>0.328 | _     | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  | _     | 0.385      | _     | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  | _     | 0.332      | _     | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  | _     | 0.265      | _     | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  | _     | 0.043      | _     | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.39   | _     | 0.458      | _     | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.242  | _     | 0.285      | _     | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       | _      | 400   | _          | 340   | MHz  |

The following table lists the RAM1K18 – dual-port mode for depth × width configuration 2K × 9 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-232: RAM1K18—DUAL-PORT MODE FOR DEPTH × WIDTH CONFIGURATION 2K × 9

| Paramatan.                                                             | Cumph of               |        | 1     | -:         | 11!4  |      |
|------------------------------------------------------------------------|------------------------|--------|-------|------------|-------|------|
| Parameter                                                              | Symbol                 | Min.   | Max.  | Min.       | Max.  | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    | _     | 2.941      | _     | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  | _     | 1.323      | _     | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    | _     | 2.941      | _     | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  | _     | 1.323      | _     | ns   |
| Read access time with pipeline register                                | T <sub>CLK2Q</sub>     | _      | 0.334 | _          | 0.393 | ns   |
| Read access time without pipeline register                             |                        | _      | 2.273 | _          | 2.674 | ns   |
| Access time with feed-through write timing                             |                        | _      | 2.273 | _          | 2.674 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.475  | _     | 0.559      | _     | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  | _     | 0.322      | _     | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.336  | _     | 0.395      | _     | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.082  | _     | 0.096      | _     | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  | _     | 0.244      | _     | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  |       | 0.254      | _     | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     | _      | 1.529 | _          | 1.799 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  | _     | 0.219      | _     | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.485  | _     | 0.57       | _     | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.071  | _     | 0.083      | _     | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_D-OUT_EN)               | T <sub>RDPLESU</sub>   | 0.248  | _     | 0.291      | _     | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_D-OUT_EN)                | T <sub>RDPLEHD</sub>   | 0.102  | _     | 0.12       | _     | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       | _      | 1.514 | _          | 1.781 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  | _     | 0.595      | _     | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  | _     | 0.005      | _     | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  | _     | 0.354      | _     | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 | _     | -<br>0.328 | _     | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  | _     | 0.385      | _     | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  | _     | 0.332      | _     | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  | _     | 0.265      | _     | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  | _     | 0.043      | _     | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.415  | _     | 0.488      | _     | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.048  | _     | 0.057      | _     | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       | _      | 400   | <b> </b>   | 340   | MHz  |

The following table lists the RAM1K18—dual-port mode for depth × width configuration 4K × 4 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-233: RAM1K18—DUAL-PORT MODE FOR DEPTH × WIDTH CONFIGURATION 4K × 4

| P                                                                      | Cumbal                 | _      | -1    | -8     |       |      |
|------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                                                              | Symbol                 | Min.   | Max.  | Min.   | Max.  | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    | _     | 2.941  | _     | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  | _     | 1.323  | _     | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  | _     | 1.323  | _     | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    | _     | 2.941  | _     | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  | _     | 1.323  | _     | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  | _     | 1.323  | _     | ns   |
| Read access time with pipeline register                                | T <sub>CLK2Q</sub>     | _      | 0.323 |        | 0.38  | ns   |
| Read access time without pipeline register                             |                        | _      | 2.273 |        | 2.673 | ns   |
| Access time with feed-through write timing                             | -                      | _      | 2.273 |        | 2.673 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.543  | _     | 0.638  | _     | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  | _     | 0.322  | _     | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.334  | _     | 0.393  | _     | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.082  | _     | 0.096  | _     | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  | _     | 0.244  | _     | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  | _     | 0.254  | _     | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     | _      | 1.511 | _      | 1.778 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  | _     | 0.219  | _     | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.516  | _     | 0.607  | _     | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.071  | _     | 0.083  | _     | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>   | 0.248  | _     | 0.291  | _     | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_D-OUT_EN)                | T <sub>RDPLEHD</sub>   | 0.102  | _     | 0.12   | _     | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       | _      | 1.507 |        | 1.773 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  | _     | 0.595  | _     | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  | _     | 0.005  | _     | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  | _     | 0.354  | _     | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 | _     | -0.328 | _     | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  | _     | 0.385  | _     | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  | _     | 0.332  | _     | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  | _     | 0.265  | _     | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  | _     | 0.043  | _     | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.458  | _     | 0.539  | _     | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.048  | _     | 0.057  | _     | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       |        | 400   | _      | 340   | MHz  |

The following table lists the RAM1K18—dual-port mode for depth × width configuration 8K × 2 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-234: RAM1K18—DUAL-PORT MODE FOR DEPTH × WIDTH CONFIGURATION 8K × 2

| Parameter.                                                             | 0                      |        | 1     | <b>-</b> S | 11    |      |
|------------------------------------------------------------------------|------------------------|--------|-------|------------|-------|------|
| Parameter                                                              | Symbol                 | Min.   | Max.  | Min.       | Max.  | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    | _     | 2.941      | _     | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  | _     | 1.323      | _     | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    | _     | 2.941      | _     | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  | _     | 1.323      | _     | ns   |
| Read access time with pipeline register                                | T <sub>CLK2Q</sub>     | _      | 0.32  | _          | 0.377 | ns   |
| Read access time without pipeline register                             |                        | _      | 2.272 | _          | 2.673 | ns   |
| Access time with feed-through write timing                             |                        | _      | 2.272 | _          | 2.673 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.612  | _     | 0.72       | _     | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  | _     | 0.322      | _     | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.33   | _     | 0.388      | _     | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.082  | _     | 0.096      | _     | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  | _     | 0.244      | _     | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  |       | 0.254      | _     | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |        | 1.511 |            | 1.778 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  | _     | 0.219      | _     | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.529  | _     | 0.622      | _     | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.071  | _     | 0.083      | _     | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_D-OUT_EN)               | T <sub>RDPLESU</sub>   | 0.248  | _     | 0.291      | _     | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_D-OUT_EN)                | T <sub>RDPLEHD</sub>   | 0.102  | _     | 0.12       | _     | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       | _      | 1.528 | _          | 1.797 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  | _     | 0.595      | _     | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  | _     | 0.005      | _     | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  | _     | 0.354      | _     | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 | _     | -<br>0.328 | _     | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  | _     | 0.385      | _     | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  | _     | 0.332      | _     | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  | _     | 0.265      | _     | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  | _     | 0.043      | _     | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.488  | _     | 0.574      | _     | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.048  | _     | 0.057      | _     | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       | _      | 400   | _          | 340   | MHz  |

The following table lists the RAM1K18—dual-port mode for depth × width configuration 16K × 1 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

TABLE 3-235: RAM1K18—DUAL-PORT MODE FOR DEPTH × WIDTH CONFIGURATION 16K × 1

| P                                                                      | 0                     |        | 1     | <b>-</b> S | Unit  |      |
|------------------------------------------------------------------------|-----------------------|--------|-------|------------|-------|------|
| Parameter                                                              | Symbol                | Min.   | Max.  | Min.       | Max.  | Unit |
| Clock period                                                           | T <sub>CY</sub>       | 2.5    | _     | 2.941      | _     | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>  | 1.125  | _     | 1.323      | _     | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>  | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>     | 2.5    | _     | 2.941      | _     | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLK</sub> -  | 1.125  | _     | 1.323      | _     | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLK</sub> -  | 1.125  | _     | 1.323      | _     | ns   |
| Read access time with pipeline register                                | T <sub>CLK2Q</sub>    | —      | 0.32  | _          | 0.377 | ns   |
| Read access time without pipeline register                             |                       | _      | 2.269 | _          | 2.669 | ns   |
| Access time with feed-through write timing                             |                       | _      | 2.269 | _          | 2.669 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>   | 0.626  | _     | 0.737      | _     | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>   | 0.274  | _     | 0.322      | _     | ns   |
| Data setup time                                                        | T <sub>DSU</sub>      | 0.322  | _     | 0.378      | _     | ns   |
| Data hold time                                                         | T <sub>DHD</sub>      | 0.082  | _     | 0.096      | _     | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>    | 0.207  | _     | 0.244      | _     | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>    | 0.216  | _     | 0.254      | _     | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>    |        | 1.51  |            | 1.777 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>   | 0.186  | _     | 0.219      | _     | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>    | 0.53   | _     | 0.624      | _     | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>    | 0.071  | _     | 0.083      | _     | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>  | 0.248  | _     | 0.291      | _     | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>  | 0.102  | _     | 0.12       | _     | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>      |        | 1.547 |            | 1.82  | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>   | 0.506  | _     | 0.595      |       | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>   | 0.004  | _     | 0.005      |       | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>   | 0.301  | _     | 0.354      |       | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub> | -0.279 | _     | -0.328     |       | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub> | 0.327  | _     | 0.385      |       | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub> | 0.282  | _     | 0.332      | _     | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>   | 0.226  | _     | 0.265      | _     | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>   | 0.036  | _     | 0.043      | _     | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>     | 0.454  | _     | 0.534      | _     | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>     | 0.048  | _     | 0.057      | _     | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>      | _      | 400   | _          | 340   | MHz  |

The following table lists the RAM1K18—two-port mode for depth  $\times$  width configuration 512  $\times$  36 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-236: RAM1K18—TWO-PORT MODE FOR DEPTH × WIDTH CONFIGURATION 512 × 36

| B                                                                      | 0                     | -1     |       | -Std   |       | 11!4 |
|------------------------------------------------------------------------|-----------------------|--------|-------|--------|-------|------|
| Parameter                                                              | Symbol                | Min.   | Max.  | Min.   | Max.  | Unit |
| Clock period                                                           | T <sub>CY</sub>       | 2.5    | _     | 2.941  | _     | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>  | 1.125  | _     | 1.323  | _     | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>  | 1.125  | _     | 1.323  | _     | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>     | 2.5    | _     | 2.941  | _     | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLK</sub> -  | 1.125  | _     | 1.323  | _     | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLK</sub> -  | 1.125  | _     | 1.323  | _     | ns   |
| Read access time with pipeline register                                | T <sub>CLK2Q</sub>    | _      | 0.334 |        | 0.393 | ns   |
| Read access time without pipeline register                             |                       | _      | 2.25  |        | 2.647 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>   | 0.313  | _     | 0.368  | _     | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>   | 0.274  | _     | 0.322  | _     | ns   |
| Data setup time                                                        | T <sub>DSU</sub>      | 0.337  | _     | 0.396  | _     | ns   |
| Data hold time                                                         | T <sub>DHD</sub>      | 0.111  | _     | 0.13   | _     | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>    | 0.207  | _     | 0.244  | _     | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>    | 0.201  | _     | 0.237  | _     | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>    | _      | 2.25  | _      | 2.647 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>   | 0.186  | _     | 0.219  | _     | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>    | 0.449  | _     | 0.528  | _     | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>    | 0.167  | _     | 0.197  | _     | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_D-OUT_EN)               | T <sub>RDPLESU</sub>  | 0.248  | _     | 0.291  | _     | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>  | 0.102  | _     | 0.12   | _     | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>      | _      | 1.506 | _      | 1.772 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>   | 0.506  | _     | 0.595  | _     | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>   | 0.004  | _     | 0.005  | _     | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>   | 0.301  | _     | 0.354  | _     | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub> | -0.279 | _     | -0.328 |       | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub> | 0.327  | _     | 0.385  | _     | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub> | 0.282  | _     | 0.332  | _     | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>   | 0.226  | _     | 0.265  | _     | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>   | 0.036  | _     | 0.043  | _     | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>     | 0.39   | _     | 0.458  | _     | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>     | 0.242  | _     | 0.285  | _     | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>      | _      | 400   | _      | 340   | MHz  |

### 3.12.2 FPGA FABRIC MICRO SRAM (MSRAM)

The following table lists the  $\mu SRAM$  in 64 × 18 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-237: MSRAM (RAM64X18) IN 64 × 18 MODE

| Downworton.                                                                           | Symbol                 | _      | 1     | -8     | Unit  |      |
|---------------------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                                                                             | Symbol                 | Min.   | Max.  | Min.   | Max.  | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4      | _     | 4      | _     | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8    | _     | 1.8    | _     | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8    | _     | 1.8    | _     | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4      | _     | 4      | _     | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8    | _     | 1.8    | _     | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8    | _     | 1.8    | _     | ns   |
| Read access time with pipeline register                                               | T <sub>CLK2Q</sub>     |        | 0.266 |        | 0.313 | ns   |
| Read access time without pipeline register                                            |                        |        | 1.677 |        | 1.973 | ns   |
| Read address setup time in synchronous mode                                           | T <sub>ADDRSU</sub>    | 0.301  |       | 0.354  | _     | ns   |
| Read address setup time in asynchronous mode                                          |                        | 1.856  | _     | 2.184  | _     | ns   |
| Read address hold time in synchronous mode                                            | T <sub>ADDRHD</sub>    | 0.091  | _     | 0.107  | _     | ns   |
| Read address hold time in asynchronous mode                                           |                        | -0.778 | _     | -0.915 | _     | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278  | _     | 0.327  | _     | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057  | _     | 0.067  | _     | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839  | _     | 2.163  | _     | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65  | _     | -0.765 | _     | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     | _      | 2.036 | _      | 2.396 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                | T <sub>RSTREM</sub>    | -0.023 | _     | -0.027 | _     | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            |                        | 0.046  | _     | 0.054  | _     | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               | T <sub>RSTREC</sub>    | 0.507  | _     | 0.597  | _     | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           |                        | 0.236  | _     | 0.278  | _     | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       | _      | 0.839 | _      | 0.987 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271  | _     | 0.319  | _     | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061  | _     | 0.071  | _     | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4      | _     | 4      | _     | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8    | _     | 1.8    | _     | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8    | _     | 1.8    | _     | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404  | _     | 0.476  | _     | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007  | _     | 0.008  | _     | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.115  | _     | 0.135  | _     | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.15   | _     | 0.177  | _     | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088  | _     | 0.104  | _     | ns   |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>   | 0.128  | _     | 0.15   | _     | ns   |
| Write enable setup time                                                               | T <sub>WECSU</sub>     | 0.397  | _     | 0.467  | _     | ns   |
| Write enable hold time                                                                | T <sub>WECHD</sub>     | -0.026 | _     | -0.03  | _     | ns   |
| Maximum frequency                                                                     | F <sub>MAX</sub>       |        | 250   |        | 250   | MHz  |

The following table lists the  $\mu$ SRAM in 64 × 16 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-238: MSRAM (RAM64X16) IN 64 × 16 MODE** 

| Dozemeter                                                                             | Cumbal                 | _      | 1     | -8     | Unit  |      |
|---------------------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                                                                             | Symbol                 | Min.   | Max.  | Min.   | Max.  | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4      | _     | 4      | _     | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8    | _     | 1.8    | _     | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8    | _     | 1.8    | _     | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4      | _     | 4      | _     | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8    | _     | 1.8    | _     | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8    | _     | 1.8    | _     | ns   |
| Read access time with pipeline register                                               | T <sub>CLK2Q</sub>     | _      | 0.266 | _      | 0.313 | ns   |
| Read access time without pipeline register                                            |                        | _      | 1.677 | _      | 1.973 | ns   |
| Read address setup time in synchronous mode                                           | T <sub>ADDRSU</sub>    | 0.301  | _     | 0.354  | _     | ns   |
| Read address setup time in asynchronous mode                                          | -                      | 1.856  | _     | 2.184  | _     | ns   |
| Read address hold time in synchronous mode                                            | T <sub>ADDRHD</sub>    | 0.091  | _     | 0.107  | _     | ns   |
| Read address hold time in asynchronous mode                                           | -                      | -0.778 | _     | -0.915 | _     | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278  | _     | 0.327  | _     | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057  | _     | 0.067  | _     | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839  | _     | 2.163  | _     | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65  | _     | -0.765 | _     | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     |        | 2.036 |        | 2.396 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                | T <sub>RSTREM</sub>    | -0.023 | _     | -0.027 | _     | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            |                        | 0.046  | _     | 0.054  | _     | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               | T <sub>RSTREC</sub>    | 0.507  | _     | 0.597  | _     | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           |                        | 0.236  | _     | 0.278  | _     | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       | _      | 0.835 |        | 0.983 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271  | _     | 0.319  | _     | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061  | _     | 0.071  | _     | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4      | _     | 4      | _     | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8    | _     | 1.8    | _     | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8    | _     | 1.8    | _     | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404  | _     | 0.476  | _     | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007  | _     | 0.008  | _     | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.115  | _     | 0.135  | _     | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.15   | _     | 0.177  | _     | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088  | _     | 0.104  | _     | ns   |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>   | 0.128  | _     | 0.15   | _     | ns   |
| Write enable setup time                                                               | T <sub>WECSU</sub>     | 0.397  | _     | 0.467  | _     | ns   |
| Write enable hold time                                                                | T <sub>WECHD</sub>     | -0.026 | _     | -0.03  | _     | ns   |
| Maximum frequency                                                                     | F <sub>MAX</sub>       |        | 250   | _      | 250   | MHz  |

The following table lists the  $\mu SRAM$  in 128 × 9 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-239: MSRAM (RAM128X9) IN 128 × 9 MODE** 

| <b>D</b>                                                                              | 0 1                    | _      | 1     | -Std   |       | Unit |
|---------------------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                                                                             | Symbol                 | Min.   | Max.  | Min.   | Max.  | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4      | _     | 4      | _     | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8    | _     | 1.8    | _     | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8    | _     | 1.8    | _     | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4      | _     | 4      | _     | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8    | _     | 1.8    | _     | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8    | _     | 1.8    | _     | ns   |
| Read access time with pipeline register                                               | T <sub>CLK2Q</sub>     |        | 0.266 |        | 0.313 | ns   |
| Read access time without pipeline register                                            |                        |        | 1.677 |        | 1.973 | ns   |
| Read address setup time in synchronous mode                                           | T <sub>ADDRSU</sub>    | 0.301  | _     | 0.354  | _     | ns   |
| Read address setup time in asynchronous mode                                          | -                      | 1.856  | _     | 2.184  | _     | ns   |
| Read address hold time in synchronous mode                                            | T <sub>ADDRHD</sub>    | 0.091  | _     | 0.107  | _     | ns   |
| Read address hold time in asynchronous mode                                           | -                      | -0.778 | _     | -0.915 | _     | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278  | _     | 0.327  | _     | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057  | _     | 0.067  | _     | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839  | _     | 2.163  | _     | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65  | _     | -0.765 | _     | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     | _      | 2.036 | _      | 2.396 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                | T <sub>RSTREM</sub>    | -0.023 | _     | -0.027 | _     | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            |                        | 0.046  | _     | 0.054  | _     | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               | T <sub>RSTREC</sub>    | 0.507  | _     | 0.597  | _     | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           |                        | 0.236  | _     | 0.278  |       | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       | _      | 0.835 | _      | 0.982 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271  | _     | 0.319  | _     | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061  | _     | 0.071  | _     | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4      | _     | 4      | _     | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8    | _     | 1.8    | _     | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8    | _     | 1.8    | _     | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404  | _     | 0.476  | _     | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007  | _     | 0.008  | _     | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.115  |       | 0.135  |       | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.15   |       | 0.177  |       | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088  |       | 0.104  |       | ns   |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>   | 0.128  | _     | 0.15   | _     | ns   |
| Write enable setup time                                                               | T <sub>WECSU</sub>     | 0.397  | _     | 0.467  | _     | ns   |
| Write enable hold time                                                                | T <sub>WECHD</sub>     | -0.026 | _     | -0.03  | _     | ns   |
| Maximum frequency                                                                     | F <sub>MAX</sub>       | _      | 250   | _      | 250   | MHz  |

The following table lists the  $\mu SRAM$  in 128 × 8 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-240: MSRAM (RAM128X8) IN 128 × 8 MODE** 

| Doromotor                                                                             | Cumbal                 | _      | 1     | -Std   |       | Unit |  |
|---------------------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|--|
| Parameter                                                                             | Symbol                 | Min.   | Max.  | Min.   | Max.  | Unit |  |
| Read clock period                                                                     | T <sub>CY</sub>        | 4      | _     | 4      | _     | ns   |  |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8    | _     | 1.8    | _     | ns   |  |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8    | _     | 1.8    | _     | ns   |  |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4      | _     | 4      | _     | ns   |  |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8    | _     | 1.8    | _     | ns   |  |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8    | _     | 1.8    | _     | ns   |  |
| Read access time with pipeline register                                               | T <sub>CLK2Q</sub>     | _      | 0.266 |        | 0.313 | ns   |  |
| Read access time without pipeline register                                            |                        | _      | 1.677 |        | 1.973 | ns   |  |
| Read address setup time in synchronous mode                                           | T <sub>ADDRSU</sub>    | 0.301  | _     | 0.354  | _     | ns   |  |
| Read address setup time in asynchronous mode                                          | -                      | 1.856  | _     | 2.184  | _     | ns   |  |
| Read address hold time in synchronous mode                                            | T <sub>ADDRHD</sub>    | 0.091  | _     | 0.107  | _     | ns   |  |
| Read address hold time in asynchronous mode                                           |                        | -0.778 | _     | -0.915 | _     | ns   |  |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278  | _     | 0.327  | _     | ns   |  |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057  | _     | 0.067  | _     | ns   |  |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839  | _     | 2.163  | _     | ns   |  |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65  | _     | -0.765 | _     | ns   |  |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     | _      | 2.036 | _      | 2.396 | ns   |  |
| Read asynchronous reset removal time (pipelined clock)                                | T <sub>RSTREM</sub>    | -0.023 | _     | -0.027 | _     | ns   |  |
| Read asynchronous reset removal time (non-pipelined clock)                            |                        | 0.046  | _     | 0.054  | _     | ns   |  |
| Read asynchronous reset recovery time (pipelined clock)                               | T <sub>RSTREC</sub>    | 0.507  | _     | 0.597  | _     | ns   |  |
| Read asynchronous reset recovery time (non-pipelined clock)                           |                        | 0.236  | _     | 0.278  | _     | ns   |  |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       | _      | 0.835 | _      | 0.982 | ns   |  |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271  | _     | 0.319  | _     | ns   |  |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061  | _     | 0.071  | _     | ns   |  |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4      | _     | 4      | _     | ns   |  |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8    | _     | 1.8    | _     | ns   |  |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8    | _     | 1.8    | _     | ns   |  |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404  | _     | 0.476  | _     | ns   |  |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007  | _     | 0.008  | _     | ns   |  |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.115  | _     | 0.135  | _     | ns   |  |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.15   | _     | 0.177  | _     | ns   |  |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088  | _     | 0.104  | _     | ns   |  |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>   | 0.128  | _     | 0.15   | _     | ns   |  |
| Write enable setup time                                                               | T <sub>WECSU</sub>     | 0.397  | _     | 0.467  | _     | ns   |  |
| Write enable hold time                                                                | T <sub>WECHD</sub>     | -0.026 | _     | -0.03  | _     | ns   |  |
| Maximum frequency                                                                     | F <sub>MAX</sub>       | _      | 250   | _      | 250   | MHz  |  |

The following table lists the  $\mu SRAM$  in 256 × 4 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-241: MSRAM (RAM256X4) IN 256 × 4 MODE** 

| <b>.</b>                                                                              |                        | _     | 1    | -Std  |      | Unit |
|---------------------------------------------------------------------------------------|------------------------|-------|------|-------|------|------|
| Parameter                                                                             | Symbol                 | Min.  | Max. | Min.  | Max. | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4     | _    | 4     | _    | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8   | _    | 1.8   | _    | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8   | _    | 1.8   | _    | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4     | _    | 4     | _    | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8   | _    | 1.8   | _    | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8   | _    | 1.8   | _    | ns   |
| Read access time with pipeline register                                               | T <sub>CLK2Q</sub>     | _     | 0.27 | _     | 0.31 | ns   |
| Read access time without pipeline register                                            |                        |       | 1.75 | _     | 2.06 | ns   |
| Read address setup time in synchronous mode                                           | T <sub>ADDRSU</sub>    | 0.301 | _    | 0.354 | _    | ns   |
| Read address setup time in asynchronous mode                                          |                        | 1.931 | _    | 2.272 | _    | ns   |
| Read address hold time in synchronous mode                                            | T <sub>ADDRHD</sub>    | 0.121 | _    | 0.142 | _    | ns   |
| Read address hold time in asynchronous mode                                           |                        | -0.65 | _    | -0.76 | _    | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278 | _    | 0.327 | _    | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057 | _    | 0.067 | _    | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839 | _    | 2.163 | _    | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65 | _    | -0.77 | _    | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     | _     | 2.09 | _     | 2.46 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                | T <sub>RSTREM</sub>    | -0.02 | _    | -0.03 | _    | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            |                        | 0.046 | _    | 0.054 | _    | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               | T <sub>RSTREC</sub>    | 0.507 | _    | 0.597 | _    | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           |                        | 0.236 | _    | 0.278 | _    | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       | _     | 0.83 |       | 0.98 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271 | _    | 0.319 | _    | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061 | _    | 0.071 | _    | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4     | _    | 4     | _    | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8   | _    | 1.8   | _    | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8   | _    | 1.8   | _    | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404 | _    | 0.476 | _    | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007 | _    | 0.008 | _    | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.101 | _    | 0.118 | _    | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.137 | _    | 0.161 | _    | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088 | _    | 0.104 | _    | ns   |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>   | 0.245 | _    | 0.288 | _    | ns   |
| Write enable setup time                                                               | T <sub>WECSU</sub>     | 0.397 | _    | 0.467 | _    | ns   |
| Write enable hold time                                                                | T <sub>WECHD</sub>     | -0.03 | _    | -0.03 | _    | ns   |
| Maximum frequency                                                                     | F <sub>MAX</sub>       | _     | 250  | _     | 250  | MHz  |

The following table lists the  $\mu SRAM$  in 512 × 2 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

**TABLE 3-242: MSRAM (RAM512X2) IN 512 × 2 MODE** 

| Down of the state | Constant               | _     | 1    | -Std  |            | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|------|-------|------------|------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Symbol                 | Min.  | Max. | Min.  | Max.       | Unit |
| Read clock period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T <sub>CY</sub>        | 4     | _    | 4     | _          | ns   |
| Read clock minimum pulse width high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T <sub>CLKMPWH</sub>   | 1.8   | _    | 1.8   | _          | ns   |
| Read clock minimum pulse width low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T <sub>CLKMPWL</sub>   | 1.8   | _    | 1.8   | _          | ns   |
| Read pipeline clock period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | T <sub>PLCY</sub>      | 4     | _    | 4     | _          | ns   |
| Read pipeline clock minimum pulse width high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T <sub>PLCLKMPWH</sub> | 1.8   | _    | 1.8   | _          | ns   |
| Read pipeline clock minimum pulse width low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T <sub>PLCLKMPWL</sub> | 1.8   | _    | 1.8   | _          | ns   |
| Read access time with pipeline register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>CLK2Q</sub>     | _     | 0.27 | _     | 0.31       | ns   |
| Read access time without pipeline register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        | _     | 1.76 | _     | 2.08       | ns   |
| Read address setup time in synchronous mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T <sub>ADDRSU</sub>    | 0.301 | _    | 0.354 | _          | ns   |
| Read address setup time in asynchronous mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        | 1.96  | _    | 2.306 | _          | ns   |
| Read address hold time in synchronous mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | T <sub>ADDRHD</sub>    | 0.137 | _    | 0.161 | _          | ns   |
| Read address hold time in asynchronous mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        | -0.58 | _    | -0.68 | _          | ns   |
| Read enable setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>RDENSU</sub>    | 0.278 | _    | 0.327 | _          | ns   |
| Read enable hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | T <sub>RDENHD</sub>    | 0.057 | _    | 0.067 | _          | ns   |
| Read block select setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T <sub>BLKSU</sub>     | 1.839 | _    | 2.163 | _          | ns   |
| Read block select hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T <sub>BLKHD</sub>     | -0.65 | _    | -0.77 | _          | ns   |
| Read block select to out disable time (when pipelined register is disabled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T <sub>BLK2Q</sub>     | _     | 2.14 | _     | 2.52       | ns   |
| Read asynchronous reset removal time (pipelined clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>RSTREM</sub>    | -0.02 | _    | -0.03 | _          | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        | 0.046 | _    | 0.054 | _          | ns   |
| Read asynchronous reset recovery time (pipelined clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>RSTREC</sub>    | 0.507 | _    | 0.597 | _          | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        | 0.236 |      | 0.278 |            | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | T <sub>R2Q</sub>       | _     | 0.83 | _     | 0.98       | ns   |
| Read synchronous reset setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T <sub>SRSTSU</sub>    | 0.271 | _    | 0.319 | <b> </b> - | ns   |
| Read synchronous reset hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T <sub>SRSTHD</sub>    | 0.061 | _    | 0.071 | <b> </b> - | ns   |
| Write clock period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T <sub>CCY</sub>       | 4     | _    | 4     | _          | ns   |
| Write clock minimum pulse width high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T <sub>CCLKMPWH</sub>  | 1.8   | _    | 1.8   | _          | ns   |
| Write clock minimum pulse width low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T <sub>CCLKMPWL</sub>  | 1.8   | _    | 1.8   | _          | ns   |
| Write block setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>BLKCSU</sub>    | 0.404 | _    | 0.476 | _          | ns   |
| Write block hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | T <sub>BLKCHD</sub>    | 0.007 | _    | 0.008 | _          | ns   |
| Write input data setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T <sub>DINCSU</sub>    | 0.101 | _    | 0.118 | _          | ns   |
| Write input data hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | T <sub>DINCHD</sub>    | 0.137 | _    | 0.161 | _          | ns   |
| Write address setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | T <sub>ADDRCSU</sub>   | 0.088 | _    | 0.104 | _          | ns   |
| Write address hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>ADDRCHD</sub>   | 0.247 | _    | 0.29  | _          | ns   |
| Write enable setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>WECSU</sub>     | 0.397 | _    | 0.467 | _          | ns   |
| Write enable hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>WECHD</sub>     | -0.03 | _    | -0.03 | _          | ns   |
| Maximum frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F <sub>MAX</sub>       | _     | 250  | _     | 250        | MHz  |

The following table lists the  $\mu SRAM$  in 1024 × 1 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14V.

TABLE 3-243: MSRAM (RAM1024X1) IN 1024 × 1 MODE

| Davamatan                                                                             | Cumbal                 | -1    |      | -Std  |      | Unit |
|---------------------------------------------------------------------------------------|------------------------|-------|------|-------|------|------|
| Parameter                                                                             | Symbol                 | Min.  | Max. | Min.  | Max. | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4     | _    | 4     | _    | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8   | _    | 1.8   | _    | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8   | _    | 1.8   | _    | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4     | _    | 4     | _    | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8   | _    | 1.8   | _    | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8   | _    | 1.8   | _    | ns   |
| Read access time with pipeline register                                               | T <sub>CLK2Q</sub>     | _     | 0.27 | _     | 0.31 | ns   |
| Read access time without pipeline register                                            |                        | _     | 1.78 | _     | 2.1  | ns   |
| Read address setup time in synchronous mode                                           | T <sub>ADDRSU</sub>    | 0.301 | _    | 0.354 | _    | ns   |
| Read address setup time in asynchronous mode                                          |                        | 1.978 | _    | 2.327 | _    | ns   |
| Read address hold time in synchronous mode                                            | T <sub>ADDRHD</sub>    | 0.137 | _    | 0.161 | _    | ns   |
| Read address hold time in asynchronous mode                                           |                        | -0.6  | _    | -0.71 | _    | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278 | _    | 0.327 | _    | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057 | _    | 0.067 | _    | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839 | _    | 2.163 | _    | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65 |      | -0.77 | _    | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     | _     | 2.16 | _     | 2.54 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                | T <sub>RSTREM</sub>    | -0.02 | _    | -0.03 | _    | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            |                        | 0.046 | _    | 0.054 | _    | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               | T <sub>RSTREC</sub>    | 0.507 | _    | 0.597 | _    | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           |                        | 0.236 | _    | 0.278 | _    | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       | _     | 0.83 | _     | 0.98 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271 | _    | 0.319 | _    | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061 | _    | 0.071 | _    | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4     | _    | 4     | _    | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8   | _    | 1.8   | _    | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8   | _    | 1.8   | _    | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404 | _    | 0.476 | _    | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007 | _    | 0.008 | _    | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.003 | _    | 0.004 | _    | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.137 | _    | 0.161 | _    | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088 | _    | 0.104 | _    | ns   |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>   | 0.247 | _    | 0.29  | _    | ns   |
| Write enable setup time                                                               | T <sub>WECSU</sub>     | 0.397 | _    | 0.467 | _    | ns   |
| Write enable hold time                                                                | T <sub>WECHD</sub>     | -0.03 | _    | -0.03 | _    | ns   |
| Maximum frequency                                                                     | F <sub>MAX</sub>       | _     | 250  | _     | 250  | MHz  |

# 3.13 Programming Times

The following table lists the programming times in typical conditions when TJ = 25  $^{\circ}$ C,  $V_{DD}$  = 1.2V. External SPI flash part# AT25DF641-s3H is used during this measurement.

TABLE 3-244: PROGRAMMING TIMES (TYPICAL CONDITIONS)

|                 |        |                  |         |               |              |                          |        |              |                                        |        | Auto Programming     | Auto Update           | Programming Recovery  |       |
|-----------------|--------|------------------|---------|---------------|--------------|--------------------------|--------|--------------|----------------------------------------|--------|----------------------|-----------------------|-----------------------|-------|
|                 |        |                  |         | 「AG<br>amming |              | Step I <i>l</i><br>Jramn |        | F            | S/Cortex<br>Program<br>SmartFu<br>Only | sion 2 | SPI<br>CLK = 100 KHz | SPI<br>CLK = 12.5 MHz | SPI<br>CLK = 12.5 MHz |       |
|                 | Device | Image Size Bytes | Program | Verify        | Authenticate | Program                  | Verify | Authenticate | Program                                | Verify | Program              | Program               | Program               | Units |
|                 | 005    | 302,672          | 22      | 10            | 4            | 17                       | 6      | 6            | 19                                     | 8      | 47                   | 28                    | 28                    | Sec   |
|                 | 010    | 568,784          | 28      | 18            | 7            | 23                       | 12     | 10           | 26                                     | 14     | 77                   | 35                    | 35                    | Sec   |
| S I             | 025    | 1,223,504        | 51      | 26            | 14           | 33                       | 23     | 21           | 39                                     | 29     | 150                  | 41                    | 41                    | Sec   |
| ric (           | 050    | 2,424,832        | 66      | 54            | 29           | 52                       | 40     | 39           | 60                                     | 50     | 33                   | Not Su                | pported               | Sec   |
| Fabric Only     | 060    | 2,418,896        | 77      | 54            | 39           | 61                       | 50     | 44           | 65                                     | 54     | 291                  | 82                    | 82                    | Sec   |
| _               | 090    | 3,645,968        | 113     | 126           | 60           | 84                       | 73     | 66           | 90                                     | 79     | 427                  | 108                   | 108                   | Sec   |
|                 | 150    | 6,139,184        | 155     | 193           | 100          | 132                      | 120    | 108          | 140                                    | 128    | 708                  | 160                   | 160                   | Sec   |
|                 |        |                  |         |               |              |                          |        |              |                                        |        |                      |                       |                       |       |
|                 | 005    | 137,536          | 39      | 4             | 2            | 37                       | 5      | 3            | 42                                     | 4      | 41                   | 49                    | 49                    | Sec   |
| >               | 010    | 274,816          | 78      | 9             | 4            | 76                       | 11     | 4            | 82                                     | 7      | 86                   | 87                    | 87                    | Sec   |
| eNVM Only       | 025    | 274,816          | 78      | 9             | 4            | 78                       | 10     | 4            | 82                                     | 8      | 87                   | 86                    | 86                    | Sec   |
| ₹               | 050    | 278,528          | 84      | 8             | 3            | 85                       | 9      | 4            | 80                                     | 8      | 85                   |                       | pported               | Sec   |
| e S             | 060    | 268,480          | 76      | 8             | 5            | 76                       | 22     | 6            | 80                                     | 8      | 78                   | 86                    | 86                    | Sec   |
|                 | 090    | 544,496          | 154     | 15            | 10           | 152                      | 43     | 10           | 157                                    | 15     | 154                  | 162                   | 162                   | Sec   |
|                 | 150    | 544,496          | 155     | 15            | 10           | 153                      | 44     | 10           | 158                                    | 15     | 161                  | 161                   | 161                   | Sec   |
|                 |        | 100              |         |               |              |                          |        |              |                                        |        |                      |                       |                       |       |
| 5               | 005    | 439,296          | 59      | 11            | 6            | 56                       | 11     | 9            | 61                                     | 11     | 87                   | 66                    | 66                    | Sec   |
| Ž               | 010    | 842,688          | 107     | 20            | 11           | 100                      | 21     | 15           | 107                                    | 21     | 161                  | 113                   | 113                   | Sec   |
| Fabric and eNVM | 025    | 1,497,408        | 120     | 35            | 19           | 113                      | 32     | 26           | 121                                    | 35     | 229                  | 121                   | 121                   | Sec   |
| an              | 050    | 2,695,168        | 162     | 59            | 32           | 136                      | 48     | 43           | 141                                    | 55     | 112                  |                       | pported               | Sec   |
| abric           | 060    | 2,686,464        | 158     | 70            | 43           | 137                      | 70     | 48           | 143                                    | 60     | 368                  | 158                   | 158                   | Sec   |
| щ               | 090    | 4,190,208        | 266     | 147           | 68           | 236                      | 115    | 75           | 244                                    | 91     | 582                  | 260                   | 260                   | Sec   |
|                 | 150    | 6,682,768        | 316     | 231           | 109          | 286                      | 162    | 117          | 296                                    | 141    | 867                  | 310                   | 310                   | Sec   |

- . Auto Programming in 050 device is done through SC\_SPI, and SPI CLK is set to 6.25 MHz.
- 2: These programming methods only support programming action.

The following table lists the programming times in worst-case conditions when  $T_J = 100 \,^{\circ}\text{C}$ ,  $V_{DD} = 1.14 \,^{\circ}\text{C}$ . External SPIflash part# AT25DF641-s3H is used during this measurement.

TABLE 3-245: JTAG PROGRAMMING (FABRIC ONLY)

| M2S/M2GL Device | Image size<br>Bytes | Program | Verify | Unit |
|-----------------|---------------------|---------|--------|------|
| 005             | 302672              | 44      | 10     | Sec  |
| 010             | 568784              | 50      | 18     | Sec  |
| 025             | 1223504             | 73      | 26     | Sec  |
| 050             | 2424832             | 88      | 54     | Sec  |
| 060             | 2418896             | 99      | 54     | Sec  |
| 090             | 3645968             | 135     | 126    | Sec  |
| 150             | 6139184             | 177     | 193    | Sec  |

TABLE 3-246: JTAG PROGRAMMING (ENVM ONLY)

| M2S/M2GL Device | Image size<br>Bytes | Program | Verify | Unit |
|-----------------|---------------------|---------|--------|------|
| 005             | 137536              | 61      | 4      | Sec  |
| 010             | 274816              | 100     | 9      | Sec  |
| 025             | 274816              | 100     | 9      | Sec  |
| 050             | 2,78,528            | 106     | 8      | Sec  |
| 060             | 268480              | 98      | 8      | Sec  |
| 090             | 544496              | 176     | 15     | Sec  |
| 150             | 544496              | 177     | 15     | Sec  |

TABLE 3-247: JTAG PROGRAMMING (FABRIC AND ENVM)

| M2S/M2GL Device | Image size<br>Bytes | Program | Verify | Unit |
|-----------------|---------------------|---------|--------|------|
| 005             | 439296              | 71      | 11     | Sec  |
| 010             | 842688              | 129     | 20     | Sec  |
| 025             | 1497408             | 142     | 35     | Sec  |
| 050             | 2695168             | 184     | 59     | Sec  |
| 060             | 2686464             | 180     | 70     | Sec  |
| 090             | 4190208             | 288     | 147    | Sec  |
| 150             | 6682768             | 338     | 231    | Sec  |

TABLE 3-248: 2 STEP IAP PROGRAMMING (FABRIC ONLY)

| M2S/M2GL<br>Device | Image<br>size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|------------------------|--------------|---------|--------|------|
| 005                | 302672                 | 4            | 39      | 6      | Sec  |
| 010                | 568784                 | 7            | 45      | 12     | Sec  |
| 025                | 1223504                | 14           | 55      | 23     | Sec  |
| 050                | 2424832                | 29           | 74      | 40     | Sec  |

TABLE 3-248: 2 STEP IAP PROGRAMMING (FABRIC ONLY) (CONTINUED)

| M2S/M2GL<br>Device | Image<br>size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|------------------------|--------------|---------|--------|------|
| 060                | 2418896                | 39           | 83      | 50     | Sec  |
| 090                | 3645968                | 60           | 106     | 73     | Sec  |
| 150                | 6139184                | 100          | 154     | 120    | Sec  |

TABLE 3-249: 2 STEP IAP PROGRAMMING (ENVM ONLY)

| M2S/M2GL<br>Device | Image<br>size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|------------------------|--------------|---------|--------|------|
| 005                | 137536                 | 2            | 59      | 5      | Sec  |
| 010                | 274816                 | 4            | 98      | 11     | Sec  |
| 025                | 274816                 | 4            | 100     | 10     | Sec  |
| 050                | 2,78,528               | 3            | 107     | 9      | Sec  |
| 060                | 268480                 | 5            | 98      | 22     | Sec  |
| 090                | 544496                 | 10           | 174     | 43     | Sec  |
| 150                | 544496                 | 10           | 175     | 44     | Sec  |

TABLE 3-250: 2 STEP IAP PROGRAMMING (FABRIC AND ENVM)

| M2S/M2GL Device | Image<br>size<br>Bytes | Authenticate | Program | Verify | Unit |
|-----------------|------------------------|--------------|---------|--------|------|
| 005             | 439296                 | 6            | 78      | 11     | Sec  |
| 010             | 842688                 | 11           | 122     | 21     | Sec  |
| 025             | 1497408                | 19           | 135     | 32     | Sec  |
| 050             | 2695168                | 32           | 158     | 48     | Sec  |
| 060             | 2686464                | 43           | 159     | 70     | Sec  |
| 090             | 4190208                | 68           | 258     | 115    | Sec  |
| 150             | 6682768                | 109          | 308     | 162    | Sec  |

# TABLE 3-251: SMARTFUSION2 CORTEX-M3 ISP PROGRAMMING (FABRIC ONLY)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 302672              | 6            | 41      | 8      | Sec  |
| 010                | 568784              | 10           | 48      | 14     | Sec  |
| 025                | 1223504             | 21           | 61      | 29     | Sec  |
| 050                | 2424832             | 39           | 82      | 50     | Sec  |
| 060                | 2418896             | 44           | 87      | 54     | Sec  |
| 090                | 3645968             | 66           | 112     | 79     | Sec  |
| 150                | 6139184             | 108          | 162     | 128    | Sec  |

TABLE 3-252: SMARTFUSION2 CORTEX-M3 ISP PROGRAMMING (ENVM ONLY)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 137536              | 3            | 64      | 4      | Sec  |
| 010                | 274816              | 4            | 104     | 7      | Sec  |

TABLE 3-252: SMARTFUSION2 CORTEX-M3 ISP PROGRAMMING (ENVM ONLY) (CONTINUED)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 025                | 274816              | 4            | 104     | 8      | Sec  |
| 050                | 2,78,528            | 4            | 102     | 8      | Sec  |
| 060                | 268480              | 6            | 102     | 8      | Sec  |
| 090                | 544496              | 10           | 179     | 15     | Sec  |
| 150                | 544496              | 10           | 180     | 15     | Sec  |

TABLE 3-253: SMARTFUSION2 CORTEX-M3 ISP PROGRAMMING (FABRIC AND ENVM)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 439296              | 9            | 83      | 11     | Sec  |
| 010                | 842688              | 15           | 129     | 21     | Sec  |
| 025                | 1497408             | 26           | 143     | 35     | Sec  |
| 050                | 2695168             | 43           | 163     | 55     | Sec  |
| 060                | 2686464             | 48           | 165     | 60     | Sec  |
| 090                | 4190208             | 75           | 266     | 91     | Sec  |
| 150                | 6682768             | 117          | 318     | 141    | Sec  |

TABLE 3-254: PROGRAMMING TIMES WITH 100 KHZ, 25 MHZ. AND 12.5 MHZ SPI CLOCK RATES (ENVM ONLY)

| M2S/M2GL Device | Auto<br>Programming | Auto Update   | Programming<br>Recovery | Unit |  |
|-----------------|---------------------|---------------|-------------------------|------|--|
|                 | 100 kHz             | 25 MHz        | 12.5 MHz                |      |  |
| 005             | 63                  | 70            | 71                      | Sec  |  |
| 010             | 108                 | 109           | 109                     | Sec  |  |
| 025             | 109                 | 107           | 108                     | Sec  |  |
| 050             | 107                 | Not supported | Not supported           | Sec  |  |
| 060             | 100                 | 108           | 108                     | Sec  |  |
| 090             | 176                 | 184           | 184                     | Sec  |  |
| 150             | 183                 | 183           | 183                     | Sec  |  |

TABLE 3-255: PROGRAMMING TIMES (WORST-CASE CONDITIONS)

|                 |        |                  |         |              | •            |                          |        |              | CONDIT                               | ,      | Auto Programming     | Auto Update          | Programming Recovery  |       |
|-----------------|--------|------------------|---------|--------------|--------------|--------------------------|--------|--------------|--------------------------------------|--------|----------------------|----------------------|-----------------------|-------|
|                 |        |                  |         | AG<br>amming |              | Step I <i>l</i><br>Jramn |        | P            | 6/Cortex<br>rogram<br>martFu<br>Only | sion 2 | SPI<br>CLK = 100 KHz | SPI<br>CLK =12.5 MHz | SPI<br>CLK = 12.5 MHz |       |
|                 | Device | Image Size Bytes | Program | Verify       | Authenticate | Program                  | Verify | Authenticate | Program                              | Verify | Program              | Program              | Program               | Units |
|                 | 005    | 302,672          | 44      | 10           | 4            | 39                       | 6      | 6            | 41                                   | 8      | 69                   | 50                   | 50                    | Sec   |
| >               | 010    | 568,784          | 50      | 18           | 7            | 45                       | 12     | 10           | 48                                   | 14     | 99                   | 57                   | 57                    | Sec   |
| Juo             | 025    | 1,223,504        | 73      | 26           | 14           | 55                       | 23     | 21           | 61                                   | 29     | 150                  | 63                   | 63                    | Sec   |
| Fabric Only     | 050    | 2,424,832        | 88      | 54           | 29           | 74                       | 40     | 39           | 82                                   | 50     | 55                   | Not Su               | pported               | Sec   |
| Fab             | 060    | 2,418,896        | 99      | 54           | 39           | 83                       | 50     | 44           | 87                                   | 54     | 313                  | 104                  | 104                   | Sec   |
|                 | 090    | 3,645,968        | 135     | 126          | 60           | 106                      | 73     | 66           | 112                                  | 79     | 449                  | 130                  | 130                   | Sec   |
|                 | 150    | 6,139,184        | 177     | 193          | 100          | 154                      | 120    | 108          | 162                                  | 128    | 730                  | 183                  | 183                   | Sec   |
|                 | 005    | 137,536          | 39      | 4            | 2            | 37                       | 5      | 3            | 42                                   | 4      | 63                   | 71                   | 71                    | Sec   |
|                 | 010    | 274,816          | 78      | 9            | 4            | 76                       | 11     | 4            | 82                                   | 7      | 108                  | 109                  | 109                   | Sec   |
| nly             | 025    | 274,816          | 78      | 9            | 4            | 78                       | 10     | 4            | 82                                   | 8      | 109                  | 108                  | 108                   | Sec   |
| eNVM Only       | 050    | 278,528          | 84      | 8            | 3            | 85                       | 9      | 4            | 80                                   | 8      | 107                  |                      | pported               | Sec   |
| $\geq$          | 060    | 268,480          | 76      | 8            | 5            | 76                       | 22     | 6            | 80                                   | 8      | 100                  | 108                  | 108                   | Sec   |
| Φ               | 090    | 544,496          | 154     | 15           | 10           | 152                      |        | 10           | 157                                  | 15     | 176                  | 184                  | 184                   | Sec   |
|                 | 150    | 544,496          | 155     | 15           | 10           | 153                      |        | 10           | 158                                  | 15     | 183                  | 183                  | 183                   | Sec   |
|                 |        |                  |         |              |              |                          |        |              |                                      |        |                      |                      |                       |       |
| _               | 005    | 439,296          | 59      | 11           | 6            | 56                       | 11     | 9            | 61                                   | 11     | 109                  | 88                   | 88                    | Sec   |
| ≥               | 010    | 842,688          | 107     | 20           | 11           | 100                      |        | 15           | 107                                  | 21     | 183                  | 135                  | 135                   | Sec   |
| Fabric and eNVM | 025    | 1,497,408        |         | 35           | 19           | 113                      | 32     | 26           | 121                                  | 35     | 251                  | 143                  | 143                   | Sec   |
| anc             | 050    | 2,695,168        |         | 59           | 32           | 136                      |        | 43           | 141                                  | 55     | 134                  |                      | pported               | Sec   |
| oric            | 060    | 2,686,464        |         | 70           | 43           | 137                      | 70     | 48           | 143                                  | 60     | 390                  | 180                  | 180                   | Sec   |
| Fa              | 090    | 4,190,208        |         | 147          | 68           | 236                      |        | 75           | 244                                  | 91     | 604                  | 282                  | 282                   | Sec   |
|                 | 150    | 6,682,768        | 316     | 231          | 109          | 286                      | 162    | 117          | 296                                  | 141    | 889                  | 332                  | 332                   | Sec   |

<sup>.</sup> Auto Programming in 050 device is done through SC\_SPI, and SPI CLK is set to 6.25 MHz.

**<sup>2:</sup>** These programming methods only support programming action.

#### 3.14 Math Block Timing Characteristics

The fundamental building block in any digital signal processing algorithm is the multiply-accumulate function. Each IGLOO 2 and SmartFusion 2 SoC math block supports  $18\times18$  signed multiplication, dot product, and built-in addition, subtraction, and accumulation units to combine multiplication results efficiently. The following table lists the math blocks with all registers used in worst commercial-case conditions when  $T_J = 85$  °C and  $V_{DD} = 1.14V$ .

TABLE 3-256: MATH BLOCKS WITH ALL REGISTERS USED

| Downwoodow                          | Counch al              | _      | <b>–1</b> |        | -Std  |      |
|-------------------------------------|------------------------|--------|-----------|--------|-------|------|
| Parameter                           | Symbol                 | Min.   | Max.      | Min.   | Max.  | Unit |
| Input, control register setup time  | T <sub>MISU</sub>      | 0.149  | _         | 0.176  | _     | ns   |
| Input, control register hold time   | T <sub>MIHD</sub>      | 1.68   | _         | 1.976  | _     | ns   |
| CDIN input setup time               | T <sub>MOCDINSU</sub>  | 0.185  | _         | 0.218  | _     | ns   |
| CDIN input hold time                | T <sub>MOCDINHD</sub>  | 0.08   | _         | 0.094  | _     | ns   |
| Synchronous reset/enable setup time | T <sub>MSRSTENSU</sub> | -0.419 | _         | -0.493 | _     | ns   |
| Synchronous reset/enable hold time  | T <sub>MSRSTENHD</sub> | 0.011  | _         | 0.013  |       | ns   |
| Asynchronous reset removal time     | T <sub>MARSTREM</sub>  | 0      | _         | 0      | _     | ns   |
| Asynchronous reset recovery time    | T <sub>MARSTREC</sub>  | 0.088  |           | 0.104  | _     | ns   |
| Output register clock to out delay  | T <sub>MOCQ</sub>      | _      | 0.232     |        | 0.273 | ns   |
| CLK minimum period                  | T <sub>MCLKMP</sub>    | 2.245  | _         | 2.641  | _     | ns   |

The following table lists the math blocks with input bypassed and output registers used in worst commercial-case conditions when  $T_J$  = 85 °C and  $V_{DD}$  = 1.14 V.

TABLE 3-257: MATH BLOCK WITH INPUT BYPASSED AND OUTPUT REGISTERS USED

| Parameter                           | Cumbal                 |        | 1     | -Std   |       | Unit |
|-------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                           | Symbol                 | Min.   | Max.  | Min.   | Max.  | Unit |
| Output register setup time          | T <sub>MOSU</sub>      | 2.294  | _     | 2.699  | _     | ns   |
| Output register hold time           | T <sub>MOHD</sub>      | 1.68   | _     | 1.976  | _     | ns   |
| CDIN input setup time               | T <sub>MOCDINSU</sub>  | 0.115  | _     | 0.136  | _     | ns   |
| CDIN input hold time                | T <sub>MOCDINHD</sub>  | -0.444 | _     | -0.522 | _     | ns   |
| Synchronous reset/enable setup time | T <sub>MSRSTENSU</sub> | -0.419 | _     | -0.493 | _     | ns   |
| Synchronous reset/enable hold time  | T <sub>MSRSTENHD</sub> | 0.011  | _     | 0.013  | _     | ns   |
| Asynchronous reset removal time     | T <sub>MARSTREM</sub>  | 0      | _     | 0      | _     | ns   |
| Asynchronous reset recovery time    | T <sub>MARSTREC</sub>  | 0.014  | _     | 0.017  | _     | ns   |
| Output register clock to out delay  | T <sub>MOCQ</sub>      | _      | 0.232 |        | 0.273 | ns   |
| CLK minimum period                  | T <sub>MCLKMP</sub>    | 2.179  | _     | 2.563  | _     | ns   |

The following table lists the math blocks with input register used and output in bypass mode in worst commercial-case conditions when  $T_J$  = 85 °C and  $V_{DD}$  = 1.14V.

TABLE 3-258: MATH BLOCK WITH INPUT REGISTER USED AND OUTPUT IN BYPASS MODE

| Parameter                           | Cumbal                 | -      | -1   | <b>-</b> S | Unit |      |
|-------------------------------------|------------------------|--------|------|------------|------|------|
| Parameter                           | Symbol                 | Min.   | Max. | Min.       | Max. | Unit |
| Input register setup time           | T <sub>MISU</sub>      | 0.149  | _    | 0.176      | _    | ns   |
| Input register hold time            | T <sub>MIHD</sub>      | 0.185  | _    | 0.218      | _    | ns   |
| Synchronous reset/enable setup time | T <sub>MSRSTENSU</sub> | 0.08   | _    | 0.094      | _    | ns   |
| Synchronous reset/enable hold time  | T <sub>MSRSTENHD</sub> | -0.012 | _    | -0.014     | _    | ns   |
| Asynchronous reset removal time     | T <sub>MARSTREM</sub>  | -0.005 | _    | -0.005     | _    | ns   |

TABLE 3-258: MATH BLOCK WITH INPUT REGISTER USED AND OUTPUT IN BYPASS MODE

| Asynchronous reset recovery time     | T <sub>MARSTREC</sub> | 0.088 | _     | 0.104 | _     | ns |
|--------------------------------------|-----------------------|-------|-------|-------|-------|----|
| Input register clock to output delay | T <sub>MICQ</sub>     | _     | 2.52  | _     | 2.964 | ns |
| CDIN to output delay                 | T <sub>MCDIN2Q</sub>  | _     | 1.951 |       | 2.295 | ns |

The following table lists the math blocks with input and output in bypass mode in worst commercial-case conditions when  $T_J$  = 85 °C and  $V_{DD}$  = 1.14 V.

TABLE 3-259: MATH BLOCK WITH INPUT AND OUTPUT IN BYPASS MODE

| Parameter             | Symbol -1            |       | -Std  | Unit  |  |
|-----------------------|----------------------|-------|-------|-------|--|
| raiailletei           | Symbol               | Max.  | Max.  | Ullit |  |
| Input to output delay | T <sub>MIQ</sub>     | 2.568 | 3.022 | ns    |  |
| CDIN to output delay  | T <sub>MCDIN2Q</sub> | 1.951 | 2.295 | ns    |  |

## 3.15 Embedded NVM (eNVM) Characteristics

The following table lists the eNVM read performance in worst-case conditions, when  $V_{DD}$  = 1.14 V and  $V_{PPNVM}$  =  $V_{PP}$  = 2.375V.

**TABLE 3-260: ENVM READ PERFORMANCE** 

| Symbol               | Description                 |                  | Operating Temperature Range |                  |      |               |      |      |  |
|----------------------|-----------------------------|------------------|-----------------------------|------------------|------|---------------|------|------|--|
| Syllibol             | Description                 | -1               | -Std                        | -1               | -Std | -1            | -Std | Unit |  |
| TJ                   | Junction temperature range  | –55 °C to 125 °C |                             | –40 °C to 100 °C |      | 0 °C to 85 °C |      | °C   |  |
| F <sub>MAXREAD</sub> | eNVM maximum read frequency | 25               | 25                          | 25               | 25   | 25            | 25   | MHz  |  |

The following table lists the eNVM page programming in worst-case conditions when  $V_{DD}$  = 1.14 V and  $V_{PPNVM}$  =  $V_{PP}$  = 2.375V.

**TABLE 3-261: ENVM PAGE PROGRAMMING** 

| Symbol               | Description                |                  | Operating Temperature Range |                  |      |               |      |      |  |
|----------------------|----------------------------|------------------|-----------------------------|------------------|------|---------------|------|------|--|
| Syllibol             | Description                | -1               | -Std                        | -1               | -Std | -1            | -Std | Unit |  |
| TJ                   | Junction temperature range | –55 °C to 125 °C |                             | –40 °C to 100 °C |      | 0 °C to 85 °C |      | °C   |  |
| T <sub>PAGEPGM</sub> | eNVM page programming time | 40               | 40                          | 40               | 40   | 40            | 40   | ms   |  |

#### **3.16 SRAM PUF**

For more details on static random-access memory (SRAM) physical unclonable functions (PUF) services, see https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation.

The following table lists the SRAM PUF in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-262: SRAM PUF

| 01                       | Р      | UF Off | Р      |        |        |
|--------------------------|--------|--------|--------|--------|--------|
| Service                  | Тур.   | Max.   | Тур.   | Max.   | - Unit |
| Create activation code   | 709.1  | 746.4  | 754.4  | 762.5  | ms     |
| Delete activation code   | 1329.3 | 1399.3 | 1414.1 | 1429.3 | ms     |
| Create intrinsic keycode | 656.6  | 691.1  | 698.5  | 706.0  | ms     |
| Create extrinsic keycode | 656.6  | 691.1  | 698.5  | 706.0  | ms     |
| Get number of keys       | 1.3    | 1.4    | 1.4    | 1.4    | ms     |
| Export (Kc0, Kc1)        | 998.0  | 1050.5 | 1061.7 | 1073.1 | ms     |
| Export 2 keycodes        | 2020.2 | 2126.5 | 2149.2 | 2172.3 | ms     |

TABLE 3-262: SRAM PUF (CONTINUED)

| Coming             | PU     | F Off  | PUI    | F On   | l lm:4 |
|--------------------|--------|--------|--------|--------|--------|
| Service            | Тур.   | Max.   | Тур.   | Max.   | Unit   |
| Export 4 keycodes  | 3065.7 | 3227.0 | 3261.3 | 3296.4 | ms     |
| Export 8 keycodes  | 5101.0 | 5369.5 | 5426.6 | 5485.0 | ms     |
| Export 16 keycodes | 9212.1 | 9697.0 | 9800.1 | 9905.5 | ms     |
| Import (Kc0, Kc1)  | 39.7   | 41.8   | 42.2   | 42.7   | ms     |
| Import 2 keycodes  | 50.1   | 52.7   | 53.3   | 53.9   | ms     |
| Import 4 keycodes  | 60.6   | 63.8   | 64.5   | 65.2   | ms     |
| Import 8 keycodes  | 80.9   | 85.1   | 86.1   | 87.0   | ms     |
| Import 16 keycodes | 123.8  | 130.4  | 131.7  | 133.2  | ms     |
| Delete keycode     | 552.5  | 581.6  | 587.8  | 594.1  | ms     |
| Fetch key          | 31.4   | 33.0   | 33.4   | 33.7   | ms     |
| Fetch ecc key      | 20.0   | 21.1   | 21.3   | 21.5   | ms     |
| Get seed           | 2.0    | 2.1    | 2.2    | 2.2    | ms     |

**Note:** PUF On times are worst case because the PUF must be turned off for a minimum time before it is turned On to generate the appropriate entropy.

### 3.17 Non-Deterministic Random Bit Generator (NRBG) Characteristics

For more information about NRBG, see AC407: Using NRBG Services in SmartFusion2 and IGLOO2 Devices Application Note. The following table lists the NRBG in worst-case industrial conditions when  $T_J = 100 \, ^{\circ}\text{C}$  and  $V_{DD} = 1.14V$ .

TABLE 3-263: NON-DETERMINISTIC RANDOM BIT GENERATOR (NRBG)

|                                 |                                        |      | Cone                     | ditions             |
|---------------------------------|----------------------------------------|------|--------------------------|---------------------|
| Service                         | Timing                                 | Unit | Prediction<br>Resistance | Additional<br>Input |
| Instantiate                     | 85                                     | ms   | OFF                      | X                   |
| Generate                        | 4.5 ms + (6.25 us/byte x No. of Bytes) | _    | OFF                      | 0                   |
| (after Instantiate)             | 6.0 ms + (6.25 us/byte x No. of Bytes) | _    | OFF                      | 64                  |
|                                 | 7.0 ms + (6.25 us/byte x No. of Bytes) | _    | OFF                      | 128                 |
| Generate<br>(after Instantiate) | 47                                     | ms   | ON                       | Х                   |
| Generate                        | 0.5 ms + (6.25 us/byte x No. of Bytes) | _    | OFF                      | 0                   |
| (subsequent) <sup>1</sup>       | 2.0 ms + (6.25 us/byte x No. of Bytes) | _    | OFF                      | 64                  |
|                                 | 3.0 ms + (6.25 us/byte x No. of Bytes) | _    | OFF                      | 128                 |
| Generate<br>(subsequent)        | 43                                     | ms   | ON                       | Х                   |
| Reseed                          | 40                                     | ms   | _                        | 1                   |
| Uninstantiate                   | 0.16                                   | ms   | _                        |                     |
| Reset                           | 0.10                                   | ms   | _                        |                     |
| Self-test                       | 20                                     | ms   | First time after         | power-up            |
|                                 | 6                                      | ms   | Subsequent               |                     |

<sup>.</sup> If PUF\_OFF, generate will incur additional PUF delay time for consecutive service calls.

### 3.18 Cryptographic Block Characteristics

For more information about cryptographic block and associated services, see AC410: Using AES System Services in SmartFusion2 and IGLOO2 Devices Application Note and AC432: Using SHA-256 System Services in SmartFusion2 and IGLOO2 Devices Application Note.

The following table lists the cryptographic block characteristics in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-264: CRYPTOGRAPHIC BLOCK CHARACTERISTICS

| Service                           | Conditions                              | Timing | Unit |
|-----------------------------------|-----------------------------------------|--------|------|
| Any service                       | First certificate check penalty at boot | 11.5   | ms   |
| AES128/256<br>(encoding/decoding) | 100 blocks up to 64k blocks             | 700    | Kbps |
| SHA256                            | 512 bits                                | 540    | Kbps |
|                                   | 1024 bits                               | 780    | Kbps |
|                                   | 2048 bits                               | 950    | Kbps |
|                                   | 24 kbits                                | 1140   | Kbps |
| НМАС                              | 512 bytes                               | 820    | Kbps |
|                                   | 1024 bytes                              | 890    | Kbps |
|                                   | 2048 bytes                              | 930    | Kbps |
|                                   | 24 kbytes                               | 980    | Kbps |
| KeyTree                           |                                         | 1.8    | ms   |
| Challenge-response                | PUF = OFF                               | 25     | ms   |
|                                   | PUF = ON                                | 7      | ms   |
| ECC point multiplication          | _                                       | 590    | ms   |
| ECC point addition                | _                                       | 8      | ms   |

<sup>.</sup> Using Cypher Block Chaining (CBC) mode.

#### 3.19 Crystal Oscillator

The following table lists electrical characteristics of the crystal oscillator in the IGLOO 2 FPGA and SmartFusion 2 SoC FPGAs.

TABLE 3-265: ELECTRICAL CHARACTERISTICS OF THE CRYSTAL OSCILLATOR—HIGH GAIN MODE (20 MHZ)

| Parameter                           | Symbol     | Min. | Тур.  | Max.   | Unit | Condition                                |
|-------------------------------------|------------|------|-------|--------|------|------------------------------------------|
| Operating frequency                 | FXTAL      | _    | 20    | _      | MHz  | _                                        |
| Accuracy                            | ACCXTAL    | _    | _     | 0.0047 | %    | 005, 010, 025, 050, 060, and 090 devices |
|                                     |            | _    | _     | 0.0058 | %    | 150 devices                              |
| Output duty cycle                   | CYCXTAL    | _    | 49–51 | 47–53  | %    | _                                        |
| Output period jitter (peak to peak) | JITPERXTAL | _    | 200   | 300    | ps   | _                                        |

TABLE 3-265: ELECTRICAL CHARACTERISTICS OF THE CRYSTAL OSCILLATOR—HIGH GAIN MODE (20 MHZ) (CONTINUED)

| Parameter                                         | Symbol     | Min.                | Тур. | Max.                | Unit | Condition                      |
|---------------------------------------------------|------------|---------------------|------|---------------------|------|--------------------------------|
| Output cycle to cycle jitter (peak to peak)       | JITCYCXTAL | _                   | 200  | 300                 | ps   | 010, 025, 050, and 060 devices |
|                                                   |            | _                   | 250  | 410                 | ps   | 150 devices                    |
|                                                   |            | _                   | 250  | 550                 | ps   | 005 and 090 devices            |
| Operating current                                 | IDYNXTAL   | _                   | 1.5  | _                   | mA   | 010, 050, and 060<br>devices   |
|                                                   |            | _                   | 1.65 | _                   | mA   | 005, 025, 090, and 150 devices |
| Input logic level high                            | VIHXTAL    | 0.9 V <sub>PP</sub> | _    | _                   | V    | _                              |
| Input logic level low                             | VILXTAL    | _                   | _    | 0.1 V <sub>PP</sub> | V    | _                              |
| Startup time (regarding stable oscillator output) | SUXTAL     | _                   | _    | 0.8                 | ms   | 005, 010, 025, and 050 devices |
|                                                   |            | _                   | _    | 1.0                 | ms   | 090 and 150 devices            |

TABLE 3-266: ELECTRICAL CHARACTERISTICS OF THE CRYSTAL OSCILLATOR—MEDIUM GAIN MODE (2 MHZ)

| Parameter                                   | Symbol     | Min.                | Тур.     | Max.                | Unit | Condition                              |
|---------------------------------------------|------------|---------------------|----------|---------------------|------|----------------------------------------|
| Operating frequency                         | FXTAL      | _                   | 2        | _                   | MHz  | _                                      |
| Accuracy                                    | ACCXTAL    | _                   | _        | 0.00105             | %    | 050 devices                            |
|                                             |            | _                   | _        | 0.003               | %    | 005, 010, 025, 090, and<br>150 devices |
|                                             |            | _                   |          | 0.004               | %    | 060 devices                            |
| Output duty cycle                           | CYCXTAL    | _                   | 49–51    | 47–53               | %    | _                                      |
| Output period jitter (peak to peak)         | JITPERXTAL | _                   | 1        | 5                   | ns   | _                                      |
| Output cycle to cycle jitter (peak to peak) | JITCYCXTAL | _                   | 1        | 5                   | ns   | _                                      |
| Operating current                           | IDYNXTAL   | _                   | 0.3      | _                   | mA   | _                                      |
| Input logic level high                      | VIHXTAL    | 0.9 V <sub>PP</sub> | _        | _                   | V    | _                                      |
| Input logic level low                       | VILXTAL    | _                   | _        | 0.1 V <sub>PP</sub> | V    | _                                      |
| Startup time (regarding stable              | SUXTAL     | _                   | _        | 4.5                 | ms   | 010 and 050 devices                    |
| oscillator output)                          |            | _                   | <b> </b> | 5                   | ms   | 005 and 025 devices                    |
|                                             |            | _                   |          | 7                   | ms   | 090 and 150 devices                    |

TABLE 3-267: ELECTRICAL CHARACTERISTICS OF THE CRYSTAL OSCILLATOR—LOW GAIN MODE (32 KHZ)

| Parameter                                   | Symbol     | Min. | Тур.  | Max.  | Unit | Condition                                |
|---------------------------------------------|------------|------|-------|-------|------|------------------------------------------|
| Operating frequency                         | FXTAL      | _    | 32    | _     | kHz  | _                                        |
| Accuracy                                    | ACCXTAL    | _    | _     | 0.004 | %    | 005, 010, 025, 050, 060, and 090 devices |
|                                             |            | _    | _     | 0.005 | %    | 150 devices                              |
| Output duty cycle                           | CYCXTAL    | _    | 49–51 | 47–53 | %    | _                                        |
| Output period jitter (peak to peak)         | JITPERXTAL | _    | 150   | 300   | ns   | _                                        |
| Output cycle to cycle jitter (peak to peak) | JITCYCXTAL | _    | 150   | 300   | ns   | _                                        |

TABLE 3-267: ELECTRICAL CHARACTERISTICS OF THE CRYSTAL OSCILLATOR—LOW GAIN MODE (32 KHZ)

| Operating current                                 | IDYNXTAL | _                   | 0.044 | _                   | mA | 010 and 050 devices                    |
|---------------------------------------------------|----------|---------------------|-------|---------------------|----|----------------------------------------|
|                                                   |          | _                   | 0.060 | _                   | mA | 005, 025, 060, 090, and<br>150 devices |
| Input logic level high                            | VIHXTAL  | 0.9 V <sub>PP</sub> | _     | _                   | V  | _                                      |
| Input logic level low                             | VILXTAL  | _                   | _     | 0.1 V <sub>PP</sub> | V  | _                                      |
| Startup time (regarding stable oscillator output) | SUXTAL   | _                   | _     | 115                 | ms | 005, 025, 050, 090, and<br>150 devices |
|                                                   |          | _                   | _     | 126                 | ms | 010 devices                            |

# 3.20 On-Chip Oscillator

The following tables list electrical characteristics of the available on-chip oscillators in the IGLOO 2 FPGAs and Smart-Fusion 2 SoC FPGAs.

TABLE 3-268: ELECTRICAL CHARACTERISTICS OF THE 50 MHZ RC OSCILLATOR

| Parameter                    | Symbol   | Тур.  | Max.      | Unit | Condition                      |
|------------------------------|----------|-------|-----------|------|--------------------------------|
| Operating frequency          | F50RC    | 50    | _         | MHz  | _                              |
| Accuracy                     | ACC50RC  | 1     | 4         | %    | 050 devices                    |
|                              |          | 1     | 5         | %    | 005, 025, and 060 devices      |
|                              |          | 1     | 6.3       | %    | 090 devices                    |
|                              |          | 1     | 7.1       | %    | 010 and 150 devices            |
| Output duty cycle            | CYC50RC  | 49–51 | 46.5–53.5 | %    | _                              |
| Output jitter (peak to peak) | JIT50RC  | _     | _         | _    | Period Jitter                  |
|                              |          | 200   | 300       | ps   | 005, 010, 050, and 060 devices |
|                              |          | 200   | 400       | ps   | 150 devices                    |
|                              |          | 300   | 500       | ps   | 025 and 090 devices            |
|                              |          | _     | _         | _    | Cycle-to-Cycle Jitter          |
|                              |          | 200   | 300       | ps   | 005 and 050 devices            |
|                              |          | 320   | 420       | ps   | 010, 060, and 150 devices      |
|                              |          | 320   | 850       | ps   | 025 and 090 devices            |
| Operating current            | IDYN50RC | 6.5   | _         | mA   | _                              |

TABLE 3-269: ELECTRICAL CHARACTERISTICS OF THE 1 MHZ RC OSCILLATOR

| Parameter           | Symbol | Тур.  | Max.      | Unit | Condition                               |
|---------------------|--------|-------|-----------|------|-----------------------------------------|
| Operating frequency | F1RC   | 1     | _         | MHz  | _                                       |
| Accuracy            | ACC1RC | 1     | 3         | %    | 005, 010, 025, and 050 devices          |
|                     |        | 1     | 4.5       | %    | 060, and 150 devices                    |
|                     |        | 1     | 5.6       | %    | 090 devices                             |
| Output duty cycle   | CYC1RC | 49–51 | 46.5–53.5 | %    | 005, 010, 025, 050, 090 and 150 devices |
|                     |        | 49-51 | 46.0-54.0 | %    | 060 devices                             |

TABLE 3-269: ELECTRICAL CHARACTERISTICS OF THE 1 MHZ RC OSCILLATOR (CONTINUED)

| Parameter              | Symbol  | Тур. | Max. | Unit | Condition                      |
|------------------------|---------|------|------|------|--------------------------------|
| Output jitter (peak to | JIT1RC  | _    | _    | _    | Period Jitter                  |
| peak)                  |         | 10   | 20   | ns   | 005, 010, 025, and 050 devices |
|                        |         | 10   | 28   | ns   | 060, 090 and 150 devices       |
|                        |         | _    | _    | _    | Cycle-to-Cycle Jitter          |
|                        |         | 10   | 20   | ns   | 005, 010, and 050 devices      |
|                        |         | 10   | 35   | ns   | 025, 060, and 150 devices      |
|                        |         | 10   | 45   | ns   | 090 devices                    |
| Operating current      | IDYN1RC | 0.1  | _    | mA   | _                              |
| Startup time           | SU1RC   | _    | 17   | μs   | 050, 090, and 150 devices      |
|                        |         | _    | 18   | μs   | 005, 010, and 025 devices      |

**Note:** Use of 1 MHz internal RC Oscillator as the reference clock for Fabric CCC is not recommended. The 50 MHz internal RC Oscillator must be used.

### 3.21 Clock Conditioning Circuits (CCC)

The following table lists the CCC/PLL specifications in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-270: IGLOO 2 AND SMARTFUSION 2 SOC FPGAS CCC/PLL SPECIFICATION

| Parameter                                                          | Min   | Тур. | Max. | Unit | Conditions                              |
|--------------------------------------------------------------------|-------|------|------|------|-----------------------------------------|
| Clock conditioning circuitry input fre-                            | 1     | _    | 200  | MHz  | All CCC                                 |
| quency F <sub>IN_CCC</sub>                                         | 0.032 | _    | 200  | MHz  | 32 kHz capable CCC                      |
| Clock conditioning circuitry output frequency F <sub>OUT_CCC</sub> | 0.078 | _    | 400  | MHz  | _                                       |
| PLL VCO frequency <sup>†</sup>                                     | 500   | _    | 1000 | MHz  | _                                       |
| Delay increments in programmable delay blocks                      | _     | 75   | 100  | ps   | _                                       |
| Number of programmable values in each programmable delay block     | _     | _    | 64   |      | _                                       |
| Acquisition time                                                   | _     | 70   | 100  | μs   | F <sub>IN</sub> ≥ 1 MHz                 |
|                                                                    | _     | 1    | 16   | ms   | F <sub>IN</sub> = 32 kHz                |
| Input duty cycle (reference clock)                                 | _     | _    | _    | _    | Internal Feedback                       |
|                                                                    | 10    | _    | 90   | %    | 1 MHz ≤ F <sub>IN_CCC</sub> ≤ 25 MHz    |
|                                                                    | 25    | _    | 75   | %    | 25 MHz ≤ F <sub>IN_CCC</sub> ≤ 100 MHz  |
|                                                                    | 35    | _    | 65   | %    | 100 MHz ≤ F <sub>IN_CCC</sub> ≤ 150 MHz |
|                                                                    | 45    | _    | 55   | %    | 150 MHz ≤ F <sub>IN_CCC</sub> ≤ 200 MHz |
|                                                                    | _     | _    | _    | _    | External Feedback (CCC, FPGA, Off-Chip) |
|                                                                    | 25    | _    | 75   | %    | 1 MHz ≤ F <sub>IN_CCC</sub> ≤ 25 MHz    |
|                                                                    | 35    | _    | 65   | %    | 25 MHz ≤ F <sub>IN_CCC</sub> ≤ 35 MHz   |
|                                                                    | 45    | _    | 55   | %    | 35 MHz ≤ F <sub>IN_CCC</sub> ≤ 50 MHz   |

TABLE 3-270: IGLOO 2 AND SMARTFUSION 2 SOC FPGAS CCC/PLL SPECIFICATION

| Parameter                  | Min      | Тур.    | Max.       | Unit  | Conditions                                                        |
|----------------------------|----------|---------|------------|-------|-------------------------------------------------------------------|
| Output duty cycle          | 48       | _       | 52         | %     | 050 devices F <sub>OUT</sub> ≤ 400 MHz                            |
|                            | 48       |         | 52         | %     | 005, 010, and 025 devices<br>F <sub>OUT</sub> < 350 MHz           |
|                            | 46       | _       | 54         | %     | 005, 010, and 025 devices<br>350 MHz ≤ F <sub>out</sub> ≤ 400 MHz |
|                            | 48       | _       | 52         | %     | 060 and 090 devices<br>F <sub>OUT</sub> ≤ 100 MHz                 |
|                            | 44       | _       | 52         | %     | 060 and 090 devices<br>100 MHz ≤ F <sub>OUT</sub> ≤ 400 MHz       |
|                            | 48       | _       | 52         | %     | 150 devices<br>F <sub>OUT</sub> ≤ 120 MHz                         |
|                            | 45       | _       | 52         | %     | 150 devices<br>120 MHz ≤ F <sub>OUT</sub> ≤ 400 MHz               |
| PLL_ARST_N pulse width     | 1        | _       | _          | _     | μs                                                                |
|                            | Spread S | pectrum | Characteri | stics |                                                                   |
| Modulation frequency range | 25       | 35      | 50         | k     | _                                                                 |
| Modulation depth range     | 0        |         | 1.5        | %     | _                                                                 |
| Modulation depth control   | _        | 0.5     | _          | %     | _                                                                 |

<sup>.</sup> The minimum output clock frequency is limited by the PLL. For more information, see *UG0449: SmartFusion2 and IGLOO2 Clocking Resources User Guide*.

The following table lists the CCC/PLL jitter specifications in worst-case industrial conditions when  $T_J = 100 \, ^{\circ}\text{C}$  and  $V_{DD} = 1.14 \, \text{V}$ .

TABLE 3-271: IGLOO 2 AND SMARTFUSION 2 SOC FPGAS CCC/PLL JITTER SPECIFICATIONS

|                                                               | CCC Output Maxin                                | num Peak-to-Pe                                                                          | ak Period J             | itter F <sub>OUT_Co</sub> | cc       |      |  |
|---------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------|---------------------------|----------|------|--|
| Parameter                                                     |                                                 | Conditions/P                                                                            | ackage Con              | nbinations                |          | Unit |  |
| 10 FG484, 050 FG896/<br>FG484/FCS325<br>Packages <sup>1</sup> | SSO = 0                                         | 0 < SSO ≤ 2                                                                             | SSO ≤ 4                 | SSO ≤ 8                   | SSO ≤ 16 |      |  |
| 20 MHz to 100 MHz                                             | Max. (110, ±1% x (1/<br>F <sub>OUT_CCC</sub> )) | Max. (150, ±1%                                                                          | x (1/F <sub>OUT_C</sub> | (cc))                     |          | ps   |  |
| 100 MHz to 400 MHz                                            | Max. (120, ±1% x (1/<br>F <sub>OUT_CCC</sub> )) | Max. (150, ±1% x (1/F <sub>OUT_CCC</sub> )) Max. (170, ±1% x (1/F <sub>OUT_CCC</sub> )) |                         |                           |          |      |  |
| 025 FG484/FCS325<br>Package <sup>1</sup>                      | 0 < SSO ≤ 16                                    |                                                                                         |                         |                           |          |      |  |
| 20 MHz to 74 MHz                                              | ±1% x (1/F <sub>OUT_CCC</sub> ))                |                                                                                         |                         |                           |          | ps   |  |
| 74 MHz to 400 MHz                                             | 210                                             |                                                                                         |                         |                           |          | ps   |  |
| 005 FG484 Package <sup>1</sup>                                | 0 < SSO ≤ 16                                    |                                                                                         |                         |                           |          |      |  |
| 20 MHz to 53 MHz                                              | ±1% x (1/F <sub>OUT_CCC</sub> ))                |                                                                                         |                         |                           |          | ps   |  |
| 53 MHz to 400 MHz                                             | 270                                             |                                                                                         |                         |                           |          |      |  |
| 090 FG676 and FC325<br>Package <sup>1</sup>                   | 0 < SSO ≤ 16                                    |                                                                                         |                         |                           |          |      |  |
| 20 MHz to 100 MHz                                             | ±1% x (1/F <sub>OUT_CCC</sub> ))                |                                                                                         |                         |                           |          | ps   |  |

<sup>†.</sup> The PLL is used in conjunction with the Clock Conditioning Circuitry. Performance is limited by the CCC output frequency.

TABLE 3-271: IGLOO 2 AND SMARTFUSION 2 SOC FPGAS CCC/PLL JITTER SPECIFICATIONS

| CCC Output Maximum Peak-to-Peak Period Jitter F <sub>OUT_CCC</sub> |                                  |      |  |  |  |  |  |  |  |
|--------------------------------------------------------------------|----------------------------------|------|--|--|--|--|--|--|--|
| Parameter                                                          | Conditions/Package Combinations  | Unit |  |  |  |  |  |  |  |
| 100 MHz to 400 MHz                                                 | 150                              | ps   |  |  |  |  |  |  |  |
| 060 FG676 Package                                                  | 0 < SSO ≤ 16                     |      |  |  |  |  |  |  |  |
| 20 MHz to 100 MHz                                                  | ±1% x (1/F <sub>OUT_CCC</sub> )  | ps   |  |  |  |  |  |  |  |
| 100 MHz to 400 MHz                                                 | 150                              |      |  |  |  |  |  |  |  |
| 150 FC1152 Package <sup>1</sup>                                    | 0 < SSO ≤ 16                     |      |  |  |  |  |  |  |  |
| 20 MHz to 100 MHz                                                  | ±1% x (1/F <sub>OUT_CCC</sub> )) | ps   |  |  |  |  |  |  |  |
| 100 MHz to 400 MHz                                                 | 120                              | ps   |  |  |  |  |  |  |  |

<sup>.</sup> SSO data is based on LVCMOS 2.5V MSIO and/or MSIOD bank I/Os.

#### 3.22 JTAG

TABLE 3-272: JTAG 1532 FOR 005, 010, 025, AND 050 DEVICES

| Domonoston                  | Complete al          | 0     | 05    |       | 010   |       | 025   |       | 050   | Unit |
|-----------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Parameter                   | Symbol               | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1    | -Std  |      |
| Clock to Q (data out)       | T <sub>TCK2Q</sub>   | 7.47  | 8.79  | 7.73  | 9.09  | 7.75  | 9.12  | 7.89  | 9.28  | ns   |
| Reset to Q (data out)       | T <sub>RSTB2Q</sub>  | 7.65  | 9     | 6.43  | 7.56  | 6.13  | 7.21  | 7.40  | 8.70  | ns   |
| Test data input setup time  | T <sub>DISU</sub>    | -1.05 | -0.89 | -0.69 | -0.59 | -0.67 | -0.57 | -0.30 | -0.25 | ns   |
| Test data input hold time   | T <sub>DIHD</sub>    | 2.38  | 2.8   | 2.38  | 2.8   | 2.42  | 2.85  | 2.09  | 2.45  | ns   |
| Test mode select setup time | T <sub>TMSSU</sub>   | -0.73 | -0.62 | -1.03 | -1.21 | -1.1  | -0.94 | 0.28  | 0.33  | ns   |
| Test mode select hold time  | T <sub>TMDHD</sub>   | 1.36  | 1.6   | 1.43  | 1.68  | 1.93  | 2.27  | 0.16  | 0.19  | ns   |
| ResetB removal time         | T <sub>TRSTREM</sub> | -0.77 | -0.65 | -1.08 | -0.92 | -1.33 | -1.13 | -0.45 | -0.38 | ns   |
| ResetB recovery time        | T <sub>TRSTREC</sub> | -0.76 | -0.65 | -1.07 | -0.91 | -1.34 | -1.14 | -0.45 | -0.38 | ns   |
| TCK maximum frequency       | F <sub>TCKMAX</sub>  | 25    | 21.25 | 25    | 21.25 | 25    | 21.25 | 25.00 | 21.25 | MHz  |

TABLE 3-273: JTAG 1532 FOR 060, 090, AND 150 DEVICES

| Parameter                   | Cumb al              | (     | 060       |       | 090   |       | 150   | l l mit |
|-----------------------------|----------------------|-------|-----------|-------|-------|-------|-------|---------|
| Parameter                   | Symbol               | -1    | -Std      | -1    | -Std  | -1    | -Std  | Unit    |
| Clock to Q (data out)       | T <sub>TCK2Q</sub>   | 8.38  | 9.86      | 8.96  | 10.54 | 8.66  | 10.19 | ns      |
| Reset to Q (data out)       | T <sub>RSTB2Q</sub>  | 8.54  | 10.04     | 7.75  | 9.12  | 8.79  | 10.34 | ns      |
| Test data input setup time  | T <sub>DISU</sub>    | -1.18 | <b>-1</b> | -1.31 | -1.11 | -0.96 | -0.82 | ns      |
| Test data input hold time   | T <sub>DIHD</sub>    | 2.52  | 2.97      | 2.68  | 3.15  | 2.57  | 3.02  | ns      |
| Test mode select setup time | T <sub>TMSSU</sub>   | -0.97 | -0.83     | -1.02 | -0.87 | -0.53 | -0.45 | ns      |
| Test mode select hold time  | T <sub>TMDHD</sub>   | 1.7   | 2         | 1.67  | 1.96  | 1.02  | 1.2   | ns      |
| ResetB removal time         | T <sub>TRSTREM</sub> | -1.21 | -1.03     | -0.76 | -0.65 | -1.03 | -0.88 | ns      |
| ResetB recovery time        | T <sub>TRSTREC</sub> | -1.21 | -1.03     | -0.77 | -0.65 | -1.03 | -0.88 | ns      |
| TCK maximum frequency       | F <sub>TCKMAX</sub>  | 25    | 21.25     | 25    | 21.25 | 25    | 21.25 | MHz     |

Note: The JTAG IOs are LVCMOS/LVTTL IOs (TMS, TRSTB, TDI, TCK, and TDO). The JTAG IOs are powered by  $V_{\text{DDI}}$  of the Bank they are located in.

### 3.23 System Controller SPI Characteristics

The following table lists the system controller characteristics in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V. For timing parameter, see Figure 3-22.

TABLE 3-274: SYSTEM CONTROLLER SPI CHARACTERISTICS FOR ALL DEVICES

| Symbol           | Description                                                   | Conditions                                                                                             | Min.                        | Тур.  | Max. | Unit |
|------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|-------|------|------|
| sp1              | SC_SPI_SCK minimum period                                     | _                                                                                                      | 20                          | _     | _    | ns   |
| sp2              | SC_SPI_SCK minimum pulse width high                           | _                                                                                                      | 10                          | _     | _    | ns   |
| sp3              | SC_SPI_SCK minimum pulse width low                            | _                                                                                                      | 10                          | _     | _    | ns   |
| sp4              | SC_SPI_SCK, SC_SPI_SDO,<br>SC_SPI_SS rise time<br>(10%–90%) 1 | I/O configuration: LVTTL<br>3.3V–20 mA<br>AC loading: 35 pF<br>Test conditions: Typical voltage, 25 °C | _                           | 1.239 | _    | ns   |
| sp5 <sup>1</sup> | SC_SPI_SCK, SC_SPI_SDO,<br>SC_SPI_SS fall time<br>(10%–90%) 1 | I/O configuration: LVTTL<br>3.3V–20 mA<br>AC loading: 35 pF<br>Test conditions: Typical voltage, 25 °C | _                           | 1.245 | _    | ns   |
| sp6              | SC_SPI_SDO setup time                                         | _                                                                                                      | (SC_SPI_LK<br>_period/2)-14 | _     | _    | ns   |
| sp7              | SC_SPI_SDO hold time                                          | _                                                                                                      | (SC_SPI_LK<br>_period/2)-1  | _     | _    | ns   |
| sp8              | SC_SPI_SDI setup time                                         | _                                                                                                      | 4                           | _     | _    | ns   |
| sp9              | SC_SPI_SDI hold time                                          | _                                                                                                      | 6                           | _     | _    | ns   |
| Delay on S       | SC_SPI_SDO after SC_SPI_SS is de-a                            | asserted when using SPI slave                                                                          | programming.2               | 2     | 265  | ns   |

<sup>.</sup> For specific Rise/Fall Times, board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Microchip FPGA Products Group website:

For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation. For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation

Use the supported I/O Configurations for the System Controller SPI in the following table.

2. SC\_SPI\_SDO becomes tri-stated after SC\_SPI\_SS is de-asserted.

TABLE 3-275: SUPPORTED I/O CONFIGURATIONS FOR SYSTEM CONTROLLER SPI (FOR MSIO BANK ONLY)

| Voltage Supply | I/O Drive Configuration | Unit |
|----------------|-------------------------|------|
| 3.3V           | 20                      | mA   |
| 2.5V           | 16                      | mA   |
| 1.8V           | 12                      | mA   |
| 1.5V           | 8                       | mA   |
| 1.2V           | 4                       | mA   |

# 3.24 Power-up to Functional Times

The following table lists power-up to functional times in worst-case industrial conditions when  $T_J = 100 \,^{\circ}\text{C}$ ,  $V_{DD} = 1.14 \,^{\circ}\text{C}$ .

TABLE 3-276: POWER-UP TO FUNCTIONAL TIMES WHEN MSS/HPMS IS USED

| • • •                   | _                          | _                             |                                                                      | M    | laximum | Power | -up to F | unction | al Time | (µS) |
|-------------------------|----------------------------|-------------------------------|----------------------------------------------------------------------|------|---------|-------|----------|---------|---------|------|
| Symbol                  | From                       | То                            | Description                                                          | 005  | 010     | 025   | 050      | 060     | 090     | 150  |
| T <sub>POR2OUT</sub>    | POW-<br>ER_ON_RE-<br>SET_N | Output<br>available at<br>I/O | Fabric to output                                                     | 647  | 500     | 531   | 483      | 474     | 524     | 647  |
| T <sub>POR2MSSRST</sub> | POW-<br>ER_ON_RE-<br>SET_N | MSS_RE-<br>SET_N_M2<br>F      | Fabric to<br>MSS                                                     | 644  | 497     | 528   | 480      | 468     | 518     | 641  |
| T <sub>MSSRST2OUT</sub> | MSS_RE-<br>SET_N_M2F       | Output<br>available at<br>I/O | MSS to output                                                        | 3.6  | 3.6     | 3.6   | 3.4      | 4.9     | 4.8     | 4.8  |
| T <sub>VDD2OUT</sub>    | V <sub>DD</sub>            | Output<br>available at<br>I/O | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>output | 3096 | 2975    | 3012  | 2959     | 2869    | 2992    | 3225 |
| T <sub>VDD2POR</sub>    | V <sub>DD</sub>            | POW-<br>ER_ON_R<br>ESET_N     | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>fabric | 2476 | 2487    | 2496  | 2486     | 2406    | 2563    | 2602 |
| T <sub>VDD2MSSRST</sub> | V <sub>DD</sub>            | MSS_RE-<br>SET_N_M2<br>F      | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to MSS       | 3093 | 2972    | 3008  | 2956     | 2864    | 2987    | 3220 |
| T <sub>VDD2WPU</sub>    | DEVRST_N                   | DDRIO<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf<br>weak pull                                    | 2500 | 2487    | 2509  | 2475     | 2507    | 2519    | 2617 |
|                         | DEVRST_N                   | MSIO Inbuf<br>weak pull       | DEVRST_N<br>to Inbuf<br>weak pull                                    | 2504 | 2491    | 2510  | 2478     | 2517    | 2525    | 2620 |
|                         | DEVRST_N                   | MSIOD<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf<br>weak pull                                    | 2479 | 2468    | 2493  | 2458     | 2486    | 2499    | 2595 |

**Note:** For more information about power-up times, see *UG0331: SmartFusion2 Microcontroller Subsystem User Guide* and *UG0448: IGLOO2 FPGA High Performance Memory Subsystem User Guide*.

DEVRST\_N VPP/VDDIx  $V_{\text{DD}}$ RCOSC\_50MHz Tristate INBUF | High-Z INBUF WEAK PULL (MSIO/MSIOD/DDRIO) T<sub>VDD2POI</sub> T<sub>POR2MSSRST</sub> POWER\_ON\_RESET\_N T<sub>VDD2MSSRST</sub> MSS\_RESET\_N\_M2F T<sub>POR2OUT</sub> T<sub>VDD2OUT</sub> Tristate OUTBUF High-Z

FIGURE 3-17: POWER-UP TO FUNCTIONAL TIMING DIAGRAM FOR SMARTFUSION 2

The following table lists power-up to functional times in worst-case industrial conditions when  $T_J = 100$  °C and  $V_{DD} = 1.14V$ .

TABLE 3-277: POWER-UP TO FUNCTIONAL TIMES WHEN MSS/HPMS IS NOT USED

| Comple ed            | F                          | т.                           | Decemention                                                           | М    | aximum | Power- | up to F | unction | al Time | (µ <b>S</b> ) |
|----------------------|----------------------------|------------------------------|-----------------------------------------------------------------------|------|--------|--------|---------|---------|---------|---------------|
| Symbol               | From                       | То                           | Description                                                           | 005  | 010    | 025    | 050     | 060     | 090     | 150           |
| T <sub>POR2OUT</sub> | POW-<br>ER_ON_RE-<br>SET_N | Output available at I/O      | Fabric to output                                                      | 114  | 114    | 114    | 113     | 114     | 114     | 114           |
| T <sub>VDD2OUT</sub> | V <sub>DD</sub>            | Output avail-<br>able at I/O | V <sub>DD</sub> at its mini-<br>mum thresh-<br>old level to<br>output | 2587 | 2600   | 2607   | 2558    | 2591    | 2600    | 2699          |
| T <sub>VDD2POR</sub> | V <sub>DD</sub>            | POW-<br>ER_ON_RE-<br>SET_N   | V <sub>DD</sub> at its minimum threshold level to fabric              | 2474 | 2486   | 2493   | 2445    | 2477    | 2486    | 2585          |
| T <sub>VDD2WPU</sub> | DEVRST_N                   | DDRIO Inbuf<br>weak pull     | DEVRST_N to<br>Inbuf weak pull                                        | 2500 | 2487   | 2509   | 2475    | 2507    | 2519    | 2617          |
|                      | DEVRST_N                   | MSIO Inbuf<br>weak pull      | DEVRST_N to<br>Inbuf weak pull                                        | 2504 | 2491   | 2510   | 2478    | 2517    | 2525    | 2620          |
|                      | DEVRST_N                   | MSIOD Inbuf<br>weak pull     | DEVRST_N to<br>Inbuf weak pull                                        | 2479 | 2468   | 2493   | 2458    | 2486    | 2499    | 2595          |

**Note:** For more information about power-up times, see *UG0448: IGLOO2 FPGA High Performance Memory Subsystem User Guide* and *UG0331: SmartFusion2 Microcontroller Subsystem User Guide*.

FIGURE 3-18: POWER-UP TO FUNCTIONAL TIMING DIAGRAM FOR IGLOO 2



### 3.25 DEVRST\_N Characteristics

TABLE 3-278: DEVRST\_N CHARACTERISTICS FOR ALL DEVICES

|              | _                                  |      |      |      |      |
|--------------|------------------------------------|------|------|------|------|
| Parameter    | Symbol                             | Min. | Тур. | Max. | Unit |
| TRAMPDEVRSTN | DEVRST_N ramp<br>time (10% to 90%) | _    | _    | 1    | μs   |
| FMAXPDEVRSTN | DEVRST_N cycling rate              | _    | _    | 100  | kHz  |
| MPWDEVRSTN   | DEVRST_N pulse width               | 1    | _    | _    | μs   |

TABLE 3-279: DEVICE RESET PIN TYPES AND DESCRIPTIONS

| Pin               | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>Unused Conditions</b>                                    |
|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Device Reset I/Os |       |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                             |
| DEVRST_N          | Input | Device reset; active low and powered by V <sub>PP</sub> . It is an asynchronous signal and Schmitt trigger input with the maximum slew rate must not exceed 1 µs. When DEVRST_N is asserted, all user IOs are fully tri-stated. In unused condition, pull up to V <sub>PP</sub> through 10 k resistor. Use the 3.3V I/O standards specification. Any of the 3.3V I/O standards, for example, LVTTL/LVCMOS is applicable for DEVRST. | Pull-up to V <sub>PP</sub><br>through a 10 k resis-<br>tor. |

# 3.26 DEVRST\_N to Functional Times

The following table lists the DEVRST\_N to functional times in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-280: DEVRST\_N TO FUNCTIONAL TIMES WHEN MSS/HPMS IS USED

| Cumbal                     | From                       | То                           | Description                                                          | Max | imum F | ower-l | Jp to F | unctio | nal Tim | e (uS) |
|----------------------------|----------------------------|------------------------------|----------------------------------------------------------------------|-----|--------|--------|---------|--------|---------|--------|
| Symbol                     | From                       | 10                           | Description                                                          | 005 | 010    | 025    | 050     | 060    | 090     | 150    |
| T <sub>POR2OUT</sub>       | POW-<br>ER_ON_RE-<br>SET_N | Output avail-<br>able at I/O | Fabric to output                                                     | 518 | 501    | 527    | 521     | 422    | 419     | 694    |
| T <sub>POR2MSSRST</sub>    | POW-<br>ER_ON_RE-<br>SET_N | MSS_RE-<br>SET_N_M2F         | Fabric to<br>MSS                                                     | 515 | 497    | 524    | 518     | 417    | 414     | 689    |
| T <sub>MSSRST2OUT</sub>    | MSS_RE-<br>SET_N_M2F       | Output avail-<br>able at I/O | MSS to output                                                        | 3.5 | 3.5    | 3.5    | 3.3     | 4.8    | 4.8     | 4.8    |
| T <sub>DEVRST2OUT</sub>    | DEVRST_N                   | Output available at I/O      | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>output | 706 | 768    | 715    | 691     | 641    | 635     | 871    |
| T <sub>DEVRST2POR</sub>    | DEVRST_N                   | POW-<br>ER_ON_RE-<br>SET_N   | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>fabric | 233 | 289    | 216    | 213     | 237    | 234     | 219    |
| T <sub>DEVRST2MSSRST</sub> | DEVRST_N                   | MSS_RE-<br>SET_N_M2F         | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to MSS       | 702 | 765    | 712    | 688     | 636    | 630     | 866    |
| T <sub>DEVRST2WPU</sub>    | DEVRST_N                   | DDRIO Inbuf<br>weak pull     | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202    | 197    | 193     | 216    | 215     | 215    |
|                            | DEVRST_N                   | MSIO Inbuf<br>weak pull      | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202    | 197    | 193     | 216    | 215     | 215    |
|                            | DEVRST_N                   | MSIOD Inbuf<br>weak pull     | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202    | 197    | 193     | 216    | 215     | 215    |

FIGURE 3-19: DEVRST\_N TO FUNCTIONAL TIMING DIAGRAM FOR SMARTFUSION 2



FIGURE 3-20: DEVRST\_N TO FUNCTIONAL TIMING DIAGRAM FOR IGLOO 2



The following table lists the DEVRST\_N to functional times in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-281: DEVRST\_N TO FUNCTIONAL TIMES WHEN MSS/HPMS IS NOT USED

| Symbol               | From            | То                            | Description -    | Maximum Power-up to Functional Time (uS) |     |     |     |     |     |     |  |
|----------------------|-----------------|-------------------------------|------------------|------------------------------------------|-----|-----|-----|-----|-----|-----|--|
|                      | FIOIII          |                               |                  | 005                                      | 010 | 025 | 050 | 060 | 090 | 150 |  |
| T <sub>POR2OUT</sub> | POWER_ON_RSET_N | Output<br>available at<br>I/O | Fabric to output | 114                                      | 116 | 113 | 113 | 115 | 115 | 114 |  |

TABLE 3-281: DEVRST\_N TO FUNCTIONAL TIMES WHEN MSS/HPMS IS NOT USED

| T <sub>DEVRST2OUT</sub> | DEVRST_N | Output<br>available at<br>I/O | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to out-<br>put | 314 | 353 | 314 | 307 | 343 | 341 | 341 |
|-------------------------|----------|-------------------------------|------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|
| T <sub>DEVRST2POR</sub> | DEVRST_N | POW-<br>ER_ON_R<br>ESET_N     | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>fabric   | 200 | 238 | 201 | 195 | 230 | 229 | 227 |
| T <sub>DEVRST2WPU</sub> | DEVRST_N | DDRIO<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf<br>weak pull                                      | 208 | 202 | 197 | 193 | 216 | 215 | 215 |
|                         | DEVRST_N | MSIO Inbuf<br>weak pull       | DEVRST_N<br>to Inbuf<br>weak pull                                      | 208 | 202 | 197 | 193 | 216 | 215 | 215 |
|                         | DEVRST_N | MSIOD<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf<br>weak pull                                      | 208 | 202 | 197 | 193 | 216 | 215 | 215 |

# 3.27 Flash\*Freeze Timing Characteristics

The following table lists the Flash\*Freeze entry and exit times in worst-case industrial conditions when  $T_J = 100$  °C and  $V_{DD} = 1.14V$ .

TABLE 3-282: FLASH\*FREEZE ENTRY AND EXIT TIMES

| Parameter                                           | Symbol    | Entry/Exit Timing<br>FCLK = 100 MHz    |     | Entry/Exit<br>Timing<br>FCLK = 3 MHz | Unit |                                                                                     |  |
|-----------------------------------------------------|-----------|----------------------------------------|-----|--------------------------------------|------|-------------------------------------------------------------------------------------|--|
|                                                     |           | 005, 010, 025,<br>060, 090, and<br>150 | 050 | All Devices                          | Onit | Conditions                                                                          |  |
| Entry time                                          | TFF_ENTRY | 160                                    | 150 | 320                                  | μs   | eNVM and MSS/HPMS PLL = ON                                                          |  |
|                                                     |           | 215                                    | 200 | 430                                  | μs   | eNVM and MSS/HPMS PLL=<br>OFF                                                       |  |
| Exit time with respect to the                       | TFF_EXIT  | 100                                    | 100 | 140                                  | μs   | eNVM and MSS/HPMS PLL = ON during F*F                                               |  |
| MSS PLL Lock                                        |           | 136                                    | 120 | 190                                  | μs   | eNVM = ON and MSS/HPMS PLL = OFF during F*F and MSS/HPMS PLL turned back on at exit |  |
|                                                     |           | 200                                    | 200 | 285                                  | μs   | eNVM and MSS/HPMS PLL = OFF during F*F and both are turned back on at exit          |  |
|                                                     |           | 200                                    | 200 | 285                                  | μs   | eNVM = OFF and MSS/HPMS PLL = ON during F*F and eNVM turned back on at exit         |  |
| Exit time with<br>respect to the<br>fabric PLL lock | TFF_EXIT  | 1.5                                    | 1.5 | 1.5                                  | ms   | eNVM and MSS/HPMS PLL = ON during F*F                                               |  |
|                                                     |           | 1.5                                    | 1.5 | 1.5                                  | ms   | eNVM and MSS/HPMS PLL = OFF during F*F and both are turned back on at exit          |  |

TABLE 3-282: FLASH\*FREEZE ENTRY AND EXIT TIMES (CONTINUED)

| B                             |          | Entry/Exit Timing<br>FCLK = 100 MHz    |     | Entry/Exit<br>Timing<br>FCLK = 3 MHz | 11   |                                          |                                                                                  |
|-------------------------------|----------|----------------------------------------|-----|--------------------------------------|------|------------------------------------------|----------------------------------------------------------------------------------|
| Parameter                     | Symbol   | 005, 010, 025,<br>060, 090, and<br>150 | 050 | All Devices                          | Unit | Conditions                               |                                                                                  |
| Exit time with respect to the | TFF_EXIT | 21                                     | 15  | 21                                   | μs   | eNVM and MSS/HPMS PLL =<br>ON during F*F |                                                                                  |
| fabric buffer<br>output       |          |                                        | 65  | 55                                   | 65   | μs                                       | eNVM and MSS/HPMS PLL =<br>OFF during F*F and both are<br>turned back on at exit |

<sup>.</sup> PLL Lock Delay set to 1024 cycles (default).

#### 3.28 DDR Memory Interface Characteristics

The following table lists the DDR memory interface characteristics in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

**TABLE 3-283: DDR MEMORY INTERFACE CHARACTERISTICS** 

| Ctondord | Supp | Supported Data Rate |      |  |  |
|----------|------|---------------------|------|--|--|
| Standard | Min. | Max.                | Unit |  |  |
| DDR3     | 667  | 667                 | Mbps |  |  |
| DDR2     | 667  | 667                 | Mbps |  |  |
| LPDDR    | 50   | 400                 | Mbps |  |  |

#### 3.29 SFP Transceiver Characteristics

IGLOO 2 and SmartFusion 2 SerDes complies with Small Form-factor Pluggable (SFP) requirements as specified in SFP INF-80741. The following table lists the electrical characteristics.

The following table lists the SFP transceiver electrical characteristics in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-284: SFP TRANSCEIVER ELECTRICAL CHARACTERISTICS

| Pin              | Direction | Differential l | Unit |       |
|------------------|-----------|----------------|------|-------|
|                  | Direction | Min.           | Max. | Ullit |
| RD±              | Output    | 1600           | 2400 | mV    |
| TD± <sup>†</sup> | Input     | 350            | 2400 | mV    |

<sup>.</sup> Based on default SerDes transmitter settings for PCle Gen1. Lower amplitudes are available through programming changes to TX\_AMP setting.

#### 3.30 SerDes Electrical and Timing AC and DC Characteristics

PCIe is a high-speed, packet-based, point-to-point, low-pin-count, serial interconnect bus. The IGLOO 2 and SmartFusion 2 SoC FPGAs has up to four hard high-speed serial interface blocks. Each SerDes block contains a PCIe system block. The PCIe system is connected to the SerDes block.

<sup>†.</sup> Based on Input Voltage Common-Mode (VICM) = 0 V. Requires AC Coupling.

The following table lists the transmitter parameters in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

**TABLE 3-285: TRANSMITTER PARAMETERS** 

| Symbol        | Description                                                      | Min.  | Max.          | Unit |
|---------------|------------------------------------------------------------------|-------|---------------|------|
| VTX-DIFF-PP   | Differential swing (2.5 Gbps, 5.0 Gbps)                          | 0.8   | 1.2           | V    |
| VTX-CM-AC-P   | Output common mode voltage (2.5 Gbps)                            | _     | 20            | mV   |
| VTX-CM-AC-PP  | Output common mode voltage (5.0 Gbps)                            | _     | 100           | mV   |
| VTX-RISE-FALL | Rise and fall time (20% to 80%, 2.5 Gbps)                        | 0.125 | _             | UI   |
|               | Rise and fall time (20% to 80%, 5.0 Gbps)                        | 0.15  | _             | UI   |
| ZTX-DIFF-DC   | Output impedance-differential                                    | 80    | 120           | Ω    |
| LTX-SKEW      | Lane-to-lane TX skew within a SerDes block (2.5 Gbps)            | _     | 500 ps + 2 UI | ps   |
|               | Lane-to-lane TX skew within a SerDes block (5.0 Gbps)            | _     | 500 ps + 4 UI | ps   |
| RLTX-DIFF     | Return loss differential mode (2.5 Gbps)                         | -10   | _             | dB   |
|               | Return loss differential mode (5.0 Gbps)<br>0.05 GHz to 1.25 GHz | -10   | _             | dB   |
|               | 1.25 GHz to 2.5 GHz                                              | -8    | _             | dB   |
| RLTX-CM       | Return loss common mode (2.5 Gbps, 5.0 Gbps)                     | -6    | _             | dB   |
| TX-LOCK-RST   | Transmit PLL lock time from reset                                | _     | 10            | μs   |
| VTX-AMP       | 100 mV setting                                                   | 90    | 150           | mV   |
|               | 400 mV setting                                                   | 320   | 480           | mV   |
|               | 800 mV setting                                                   | 660   | 940           | mV   |
|               | 1200 mV setting                                                  | 950   | 1400          | mV   |

The following table lists the receiver pa in worst-case industrial conditions when  $T_J$  = 100  $^{\circ}$ C and  $V_{DD}$  = 1.14V.

**TABLE 3-286: RECEIVER PARAMETERS** 

| Symbol       | Description                                                           | Min.  | Тур.  | Max.  | Unit |
|--------------|-----------------------------------------------------------------------|-------|-------|-------|------|
| VRX-IN-PP-CC | Differential input peak-to-peak sensitivity (2.5 Gbps)                | 0.238 | _     | 1.2   | V    |
|              | Differential input peak-to-peak sensitivity (2.5 Gbps, de-emphasized) | 0.219 | _     | 1.2   | V    |
|              | Differential input peak-to-peak sensitivity (5.0 Gbps)                | 0.300 | _     | 1.2   | V    |
|              | Differential input peak-to-peak sensitivity (5.0 Gbps, de-emphasized) | 0.300 | _     | 1.2   | V    |
| VRX-CM-AC-P  | Input common mode range (AC coupled)                                  | _     | _     | 150   | mV   |
| ZRX-DIFF-DC  | Differential input termination                                        | 80    | 100   | 120   | Ω    |
| REXT         | External calibration resistor                                         | 1,188 | 1,200 | 1,212 | Ω    |
| CDR-LOCK-RST | CDR relock time from reset                                            | _     | _     | 15    | μs   |
| RLRX-DIFF    | Return loss differential mode (2.5 Gbps)                              | -10   | _     | _     | dB   |
|              | Return loss differential mode (5.0 Gbps) 0.05 GHz to 1.25 GHz         | -10   | _     | _     | dB   |
|              | 1.25 GHz to 2.5 GHz                                                   | -8    | _     | _     | dB   |
| RLRX-CM      | Return loss common mode (2.5 Gbps, 5.0 Gbps)                          | -6    | _     | _     | dB   |

# TABLE 3-286: RECEIVER PARAMETERS (CONTINUED)

| Symbol               | Description                                            | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------------------|------|------|------|------|
| RX-CID               | CID limit (set by 8B/10B coding, not the receiver PLL) | _    | _    | 200  | UI   |
| VRX-IDLE-DET-DIFF-PP | Signal detect limit                                    | 65   | _    | 175  | mV   |

<sup>.</sup> AC-coupled, BER =  $e^{-12}$ .

#### TABLE 3-287: SERDES PROTOCOL COMPLIANCE

| Protocol     | Maximum Data Rate (Gbps) | -1  | -Std |
|--------------|--------------------------|-----|------|
| PCle Gen 1   | 2.5                      | Yes | Yes  |
| PCIe Gen 2   | 5.0                      | Yes | _    |
| XAUI         | 3.125                    | Yes | _    |
| Generic EPCS | 3.2                      | Yes | _    |
| Generic EPCS | 2.5                      | Yes | Yes  |

The following table lists the SerDes reference clock AC specifications in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-288: SERDES REFERENCE CLOCK AC SPECIFICATIONS

| Parameter                       | Symbol               | Min. | Max. | Unit |
|---------------------------------|----------------------|------|------|------|
| Reference clock frequency       | F <sub>REFCLK</sub>  | 100  | 160  | MHz  |
| Reference clock rise time       | T <sub>RISE</sub>    | 0.6  | 4    | V/ns |
| Reference clock fall time       | T <sub>FALL</sub>    | 0.6  | 4    | V/ns |
| Reference clock duty cycle      | T <sub>CYC</sub>     | 40   | 60   | %    |
| Reference clock mismatch        | M <sub>MREFCLK</sub> | -300 | 300  | ppm  |
| Reference spread spectrum clock | SSCref               | 0    | 5000 | ppm  |

# TABLE 3-289: HCSL MINIMUM AND MAXIMUM DC INPUT LEVELS (APPLICABLE TO SERDES REFCLK ONLY)

| Parameter                                      | Symbol             | Min.  | Тур. | Max.  | Unit |
|------------------------------------------------|--------------------|-------|------|-------|------|
| Recommended DC Operating Condition             | ons                | '     |      | '     |      |
| Supply voltage                                 | $V_{DDI}$          | 2.375 | 2.5  | 2.625 | V    |
| HCSL DC Input Voltage Specification            |                    | •     | •    |       |      |
| DC Input voltage                               | VI                 | 0     | _    | 2.625 | V    |
| <b>HCSL Differential Voltage Specification</b> | on                 | '     |      | '     |      |
| Input common mode voltage                      | V <sub>ICM</sub>   | 0.05  | _    | 2.4   | V    |
| Input differential voltage                     | V <sub>IDIFF</sub> | 100   | _    | 1100  | mV   |

# TABLE 3-290: HCSL MINIMUM AND MAXIMUM AC SWITCHING SPEEDS (APPLICABLE TO SERDES REFCLK ONLY)

| Parameter                             | Symbol           | Min. | Тур. | Max. | Unit |  |  |
|---------------------------------------|------------------|------|------|------|------|--|--|
| HCSL AC Specifications                | 1                |      |      |      |      |  |  |
| Maximum data rate (for MSIO I/O bank) | F <sub>MAX</sub> | _    | _    | 350  | Mbps |  |  |
| HCSL Impedance Specifications         |                  |      |      |      |      |  |  |
| Termination resistance                | Rt               | _    | 100  | _    | Ω    |  |  |

# 3.31 SmartFusion 2 Specifications

# 3.31.1 MSS CLOCK FREQUENCY

The following table lists the maximum frequency for MSS main clock in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-291: MAXIMUM FREQUENCY FOR MSS MAIN CLOCK

| Symbol | Description                              | -1  | -Std | Unit |
|--------|------------------------------------------|-----|------|------|
| M3_CLK | Maximum frequency for the MSS main clock | 166 | 142  | MHz  |

# 3.31.2 SMARTFUSION 2 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C) CHARACTERISTICS

This section describes the DC and switching of the  $I^2C$  interface. Unless otherwise noted, all output characteristics given are for a 100 pF load on the pins. For timing parameter definitions, see Figure 3-21.

The following table lists the  $I^2C$  characteristics in worst-case industrial conditions when  $T_J = 100 \, ^{\circ}C$  and  $V_{DD} = 1.14V$ .

TABLE 3-292: I<sup>2</sup>C CHARACTERISTICS

| Parameter                                                                              | Symbol                                 | Min.                    | Тур.   | Max.   | Unit | Conditions                                                                                                                                |
|----------------------------------------------------------------------------------------|----------------------------------------|-------------------------|--------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Input low voltage                                                                      | V <sub>IL</sub>                        | -0.3                    | _      | 0.8    | V    | See Section 3.5.6, "Single-Ended I/O Standards" for more information. I/O standard used for illustration: MSIO bank–LVTTL 8 mA low drive. |
| Input high voltage                                                                     | V <sub>IH</sub>                        | 2                       |        | 3.45   | V    | See Section 3.5.6, "Single-Ended I/O Standards" for more information. I/O standard used for illustration: MSIO bank–LVTTL 8 mA low drive. |
| Hysteresis of schmitt<br>triggered inputs for V <sub>DDI</sub><br>> 2V                 | V <sub>HYS</sub>                       | 0.05 × V <sub>DDI</sub> | _      |        | V    | See Table 3-26 for more information.                                                                                                      |
| Input current high                                                                     | I <sub>IL</sub>                        | _                       | _      | 10     | μΑ   | See Section 3.5.6, "Single-Ended I/O Standards" for more information.                                                                     |
| Input current low                                                                      | I <sub>IH</sub>                        | _                       | _      | 10     | μA   | See Section 3.5.6, "Single-Ended I/O Standards" for more information.                                                                     |
| Input rise time                                                                        | T <sub>ir</sub>                        | _                       | _      | 1000   | ns   | Standard mode                                                                                                                             |
|                                                                                        |                                        | _                       | _      | 300    | ns   | Fast mode                                                                                                                                 |
| Input fall time                                                                        | T <sub>if</sub>                        | _                       | _      | 300    | ns   | Standard mode                                                                                                                             |
|                                                                                        |                                        | _                       | _      | 300    | ns   | Fast mode                                                                                                                                 |
| Maximum output voltage low (open drain) at 3 mA sink current for V <sub>DDI</sub> > 2V | V <sub>OL</sub>                        | _                       |        | 0.4    | V    | See Section 3.5.6, "Single-Ended I/O Standards" for more information. I/O standard used for illustration: MSIO bank–LVTTL 8 mA low drive. |
| Pin capacitance                                                                        | Cin                                    | _                       | _      | 10     | pF   | V <sub>IN</sub> = 0, f = 1.0 MHz                                                                                                          |
| Output fall time from                                                                  | t <sub>OF</sub>                        | _                       | 21.04  | _      | ns   | V <sub>IHmin</sub> to V <sub>ILMax</sub> , CLOAD = 400 pF                                                                                 |
| VIHMin to VILMax <sup>1</sup>                                                          |                                        | _                       | 5.556  | _      | ns   | $V_{IHmin}$ to $V_{ILMax}$ , CLOAD = 100 pF                                                                                               |
| Output rise time from                                                                  | t <sub>OR</sub> 1                      | _                       | 19.887 | _      | ns   | V <sub>ILMax</sub> to V <sub>IHmin</sub> , CLOAD = 400 pF                                                                                 |
| VILMax to VIHMin <sup>1</sup>                                                          |                                        | _                       | 5.218  | _      | ns   | $V_{ILMax}$ to $V_{IHmin}$ , CLOAD = 100 pF                                                                                               |
| Output buffer maximum pull-down resistance <sup>2, 3</sup>                             | R <sub>pull-up</sub> <sup>†, ‡</sup>   | _                       | _      | 50     | Ω    | _                                                                                                                                         |
| Output buffer maximum pull-up resistance <sup>2, 4</sup>                               | R <sub>pull-down</sub> <sup>2, *</sup> |                         | _      | 131.25 | Ω    | _                                                                                                                                         |
| Maximum data rate                                                                      | D <sub>MAX</sub>                       | _                       |        | 400    | Kbps | Fast mode                                                                                                                                 |
|                                                                                        |                                        | _                       | _      | 100    | Kbps | Standard mode                                                                                                                             |

TABLE 3-292: I<sup>2</sup>C CHARACTERISTICS (CONTINUED)

| Parameter                                                                       | Symbol            | Min. | Тур. | Max. | Unit | Conditions |
|---------------------------------------------------------------------------------|-------------------|------|------|------|------|------------|
| Pulse width of spikes<br>which must be sup-<br>pressed by the input fil-<br>ter | T <sub>FILT</sub> | _    | 50   | _    | ns   | Fast mode  |

- . These values are provided for MSIO Bank–LVTTL 8 mA Low Drive at 25 °C, typical conditions. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the SoC Products Group website:
  - For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation. For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation.
- †. These maximum values are provided for information only. Minimum output buffer resistance values depend on V<sub>DDIx</sub>, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the SoC Products Group website:

  For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation.

  For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-
- ‡. R(PULL-DOWN-MAX) = (VOLspec)/IOLspec.

2-fpgas#Documentation.

\*. R(PULL-UP-MAX) = (VDDImax-VOHspec)/IOHspec.

The following table lists the  $I^2C$  switching characteristics in worst-case industrial conditions when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

TABLE 3-293: 12C SWITCHING CHARACTERISTICS

| Parameter                | Symbol              | -1   | Std  | Unit        |
|--------------------------|---------------------|------|------|-------------|
| Parameter                | Symbol              | Min. | Min. | Onit        |
| Low period of I2C_x_SCL  | T <sub>LOW</sub>    | 1    | 1    | PCLK cycles |
| High period of I2C_x_SCL | T <sub>HIGH</sub>   | 1    | 1    | PCLK cycles |
| START hold time          | T <sub>HD;STA</sub> | 1    | 1    | PCLK cycles |
| START setup time         | T <sub>SU;STA</sub> | 1    | 1    | PCLK cycles |
| DATA hold time           | T <sub>HD;DAT</sub> | 1    | 1    | PCLK cycles |
| DATA setup time          | T <sub>SU;DAT</sub> | 1    | 1    | PCLK cycles |
| STOP setup time          | T <sub>SU;STO</sub> | 1    | 1    | PCLK cycles |

FIGURE 3-21: I<sup>2</sup>C TIMING PARAMETER DEFINITION



# 3.31.3 SERIAL PERIPHERAL INTERFACE (SPI) CHARACTERISTICS

This section describes the DC and switching of the SPI interface. Unless otherwise noted, all output characteristics given are for a 35 pF load on the pins and all sequential timing characteristics are related to SPI\_x\_CLK. For timing parameter definitions, see Figure 3-22.

The following table lists the SPI characteristics in worst-case industrial conditions when  $T_J$  = 100  $^{\circ}$ C and  $V_{DD}$  = 1.14V

TABLE 3-294: SPI CHARACTERISTICS FOR ALL DEVICES

| Symbol     | Description                                                                       | Min.                       | Тур.    | Max. | Unit | Conditions                                                                                                         |
|------------|-----------------------------------------------------------------------------------|----------------------------|---------|------|------|--------------------------------------------------------------------------------------------------------------------|
| SPIFMAX    | Maximum operating frequency of SPI interface                                      | _                          | _       | 20   | MHz  | _                                                                                                                  |
| sp1        | SPI_[0 1]_CLK minimum period                                                      | <del> </del>               |         |      |      |                                                                                                                    |
|            | SPI_[0 1]_CLK = PCLK/2                                                            | 12                         | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/4                                                            | 24.1                       | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/8                                                            | 48.2                       | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/16                                                           | 0.1                        | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/32                                                           | 0.19                       | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/64                                                           | 0.39                       | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/128                                                          | 0.77                       | _       | _    | μs   | _                                                                                                                  |
| sp2        | SPI_[0 1]_CLK minimum pulse v                                                     | vidth high                 |         |      |      |                                                                                                                    |
|            | SPI_[0 1]_CLK = PCLK/2                                                            | 6                          | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/4                                                            | 12.05                      | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/8                                                            | 24.1                       | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/16                                                           | 0.05                       | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/32                                                           | 0.095                      | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/64                                                           | 0.195                      | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/128                                                          | 0.385                      | _       | _    | μs   | _                                                                                                                  |
| sp3        | SPI_[0 1]_CLK minimum pulse v                                                     | vidth low                  |         |      |      |                                                                                                                    |
|            | SPI_[0 1]_CLK = PCLK/2                                                            | 6                          | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/4                                                            | 12.05                      | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/8                                                            | 24.1                       | _       | _    | ns   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/16                                                           | 0.05                       | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/32                                                           | 0.095                      | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/64                                                           | 0.195                      | _       | _    | μs   | _                                                                                                                  |
|            | SPI_[0 1]_CLK = PCLK/128                                                          | 0.385                      | _       | _    | μs   | _                                                                                                                  |
| sp4        | SPI_[0 1]_CLK, SPI_[0 1]_DO,<br>SPI_[0 1]_SS rise time (10%–<br>90%) <sup>1</sup> | _                          | 2.77    | _    | ns   | I/O Configuration:<br>LVCMOS 2.5V–<br>8 mA.<br>AC loading: 35 pF<br>Test conditions:<br>Typical voltage,<br>25 °C. |
| sp5        | SPI_[0 1]_CLK, SPI_[0 1]_DO,<br>SPI_[0 1]_SS fall time (10%–<br>90%)              |                            | 2.906   | _    | ns   | IO Configuration:<br>LVCMOS 2.5 V-8<br>mA.<br>AC Loading: 35 pF<br>Test Conditions:<br>Typical Voltage,<br>25 °C.  |
| SPI master | configuration (applicable for 005                                                 | , ,                        |         |      |      |                                                                                                                    |
| sp6m       | SPI_[0 1]_DO setup time <sup>†</sup>                                              | (SPI_x_CLK_period/2) – 8.0 | _       | _    | ns   | _                                                                                                                  |
| sp7m       | SPI_[0 1]_DO hold time <sup>2</sup>                                               | (SPI_x_CLK_period/2) – 2.5 | -       | _    | ns   | _                                                                                                                  |
| sp8m       | SPI_[0 1]_DI setup time <sup>2</sup>                                              | 12                         |         | _    | ns   | _                                                                                                                  |
| sp9m       | SPI_[0 1]_DI hold time <sup>2</sup>                                               | 2.5                        | <u></u> | _    | ns   |                                                                                                                    |

TABLE 3-294: SPI CHARACTERISTICS FOR ALL DEVICES (CONTINUED)

| Symbol                                                                  | Description                          | Min.                        | Тур. | Max. | Unit | Conditions |  |  |  |
|-------------------------------------------------------------------------|--------------------------------------|-----------------------------|------|------|------|------------|--|--|--|
| SPI slave configuration (applicable for 005, 010, 025, and 050 devices) |                                      |                             |      |      |      |            |  |  |  |
| sp6s                                                                    | SPI_[0 1]_DO setup time <sup>2</sup> | (SPI_x_CLK_period/2) - 17.0 | _    | _    | ns   | _          |  |  |  |
| sp7s                                                                    | SPI_[0 1]_DO hold time <sup>2</sup>  | (SPI_x_CLK_period/2) + 3.0  | _    | _    | ns   | _          |  |  |  |
| sp8s                                                                    | SPI_[0 1]_DI setup time <sup>2</sup> | 2                           | _    | _    | ns   | _          |  |  |  |
| sp9s                                                                    | SPI_[0 1]_DI hold time <sup>2</sup>  | 7                           | _    | _    | ns   | _          |  |  |  |
| SPI master                                                              | r configuration (applicable for 060  | , 090, and 150 devices)     |      |      |      |            |  |  |  |
| sp6m                                                                    | SPI_[0 1]_DO setup time <sup>2</sup> | (SPI_x_CLK_period/2) - 7.0  | _    | _    | ns   | _          |  |  |  |
| sp7m                                                                    | SPI_[0 1]_DO hold time <sup>2</sup>  | (SPI_x_CLK_period/2) - 9.5  | _    | _    | ns   | _          |  |  |  |
| sp8m                                                                    | SPI_[0 1]_DI setup time <sup>2</sup> | 15                          | _    | _    | ns   | _          |  |  |  |
| sp9m                                                                    | SPI_[0 1]_DI hold time <sup>2</sup>  | -2.5                        | _    | _    | ns   | _          |  |  |  |
| SPI slave of                                                            | configuration (applicable for 060, 0 | 090, and 150 devices)       |      |      |      |            |  |  |  |
| sp6s                                                                    | SPI_[0 1]_DO setup time <sup>2</sup> | (SPI_x_CLK_period/2) - 16.0 | _    |      | ns   | _          |  |  |  |
| sp7s                                                                    | SPI_[0 1]_DO hold time <sup>2</sup>  | (SPI_x_CLK_period/2) - 3.5  | _    |      | ns   | _          |  |  |  |
| sp8s                                                                    | SPI_[0 1]_DI setup time <sup>2</sup> | 3                           | _    |      | ns   | _          |  |  |  |
| sp9s                                                                    | SPI_[0 1]_DI hold time <sup>2</sup>  | 2.5                         | _    |      | ns   | _          |  |  |  |

For specific Rise/Fall Times board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Microchip FPGA Products Group website:

For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation.

For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation.

FIGURE 3-22: SPI TIMING FOR A SINGLE FRAME TRANSFER IN MOTOROLA MODE (SPH = 1)



<sup>†.</sup> For allowable pclk configurations, see Serial Peripheral Interface Controller section in the *UG0331: SmartFusion2 Microcontroller Subsystem User Guide*.

# 3.32 CAN Controller Characteristics

The following table lists the CAN controller characteristics in worst-case industrial conditions, when  $T_J$  = 100 °C and  $V_{DD}$  = 1.14V.

**TABLE 3-295: CAN CONTROLLER CHARACTERISTICS** 

| Parameter  | Description                                      | -1   | -Std | Unit |
|------------|--------------------------------------------------|------|------|------|
| FCANREFCLK | Internally sourced CAN reference clock frequency | 160  | 136  | MHz  |
| BAUDCANMAX | Maximum CAN performance baud rate                | 1    | 1    | Mbps |
| BAUDCANMIN | Minimum CAN performance baud rate                | 0.05 | 0.05 | Mbps |

<sup>.</sup> PCLK to CAN controller must be a multiple of 8 MHz.

#### 3.33 USB Characteristics

The following table lists the USB characteristics in worst-case industrial conditions, when  $T_J = 100$  °C and  $V_{DD} = 1.14V$ .

**TABLE 3-296: USB CHARACTERISTICS** 

| Parameter  | Description                                      | -1    | -Std  | Unit |
|------------|--------------------------------------------------|-------|-------|------|
| FUSBREFCLK | Internally sourced USB reference clock frequency | 166   | 142   | MHz  |
| TUSBCLK    | USB clock period                                 | 16.66 | 16.66 | ns   |
| TUSBPD     | Clock to USB data propagation delay              | 9.0   | 9.0   | ns   |
| TUSBSU     | Setup time for USB data                          | 6.0   | 6.0   | ns   |
| TUSBHD     | Hold time for USB data                           | 0     | 0     | ns   |

#### 3.34 MMUART Characteristics

The following table lists the MMUART characteristics in worst-case industrial conditions, when  $T_J = 100$  °C and  $V_{DD} = 1.14V$ .

**TABLE 3-297: MMUART CHARACTERISTICS** 

| Parameter       | Description                                          | -1     | -Std  | Unit |
|-----------------|------------------------------------------------------|--------|-------|------|
| FMMUART_REF_CLK | Internally sourced MMUART reference clock frequency. | 166    | 142   | MHz  |
| BAUDMMUARTTx    | Maximum transmit baud rate                           | 10.375 | 8.875 | Mbps |
| BAUDMMUARTRx    | Maximum receive baud rate                            | 10.375 | 8.875 | Mbps |

# 3.35 IGLOO 2 Specifications

# 3.35.1 HPMS CLOCK FREQUENCY

The following table lists the maximum frequency for HPMS main clock in worst-case industrial conditions, when  $T_J = 100$  °C and  $V_{DD} = 1.14V$ .

TABLE 3-298: MAXIMUM FREQUENCY FOR HPMS MAIN CLOCK

| Symbol   | Description                               | -1  | -Std | Unit |
|----------|-------------------------------------------|-----|------|------|
| HPMS_CLK | Maximum frequency for the HPMS main clock | 166 | 142  | MHz  |

# 3.35.2 IGLOO 2 SERIAL PERIPHERAL INTERFACE (SPI) CHARACTERISTICS

This section describes the DC and switching of the SPI interface. Unless otherwise noted, all output characteristics given are for a 35 pF load on the pins and all sequential timing characteristics are related to SPI\_0\_CLK. For timing parameter definitions, see Figure 3-23.

The following table lists the SPI characteristics in worst-case industrial conditions, when  $T_J$  = 100  $^{\circ}$ C and  $V_{DD}$  = 1.14V.

TABLE 3-299: SPI CHARACTERISTICS FOR ALL DEVICES

| Symbol    | Description                                                                      | Min.                            | Тур.  | Max. | Unit | Conditions                                                                                                           |
|-----------|----------------------------------------------------------------------------------|---------------------------------|-------|------|------|----------------------------------------------------------------------------------------------------------------------|
| SPIFMAX   | Maximum operating frequency of SPI interface                                     | _                               | _     | 20   | MHz  | _                                                                                                                    |
| sp1       | SPI_[0 1]_CLK minimum period                                                     |                                 |       |      |      |                                                                                                                      |
|           | SPI_[0 1]_CLK = PCLK/2                                                           | 12                              | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/4                                                           | 24.1                            | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/8                                                           | 48.2                            | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/16                                                          | 0.1                             | _     | _    | μs   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/32                                                          | 0.19                            | _     | _    | μs   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/64                                                          | 0.39                            | _     | _    | μs   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/128                                                         | 0.77                            | _     | _    | μs   | _                                                                                                                    |
| sp2       | SPI_[0 1]_CLK minimum puls                                                       | e width high                    |       |      |      |                                                                                                                      |
|           | SPI_[0 1]_CLK = PCLK/2                                                           | 6                               | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/4                                                           | 12.05                           | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/8                                                           | 24.1                            | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/16                                                          | 0.05                            | _     | _    | μs   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/32                                                          | 0.095                           | _     | _    | μs   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/64                                                          | 0.195                           | _     | _    | μs   | _                                                                                                                    |
|           | SPI [0 1] CLK = PCLK/128                                                         | 0.385                           | _     | _    | μs   | _                                                                                                                    |
| sp3       | SPI_[0 1]_CLK minimum pulse width low                                            |                                 |       |      |      |                                                                                                                      |
|           | SPI [0 1] CLK = PCLK/2                                                           | 6                               | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/4                                                           | 12.05                           | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/8                                                           | 24.1                            | _     | _    | ns   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/16                                                          | 0.05                            | _     | _    | μs   | _                                                                                                                    |
|           | SPI [0 1] CLK = PCLK/32                                                          | 0.095                           | _     | _    | μs   | _                                                                                                                    |
|           | SPI [0 1] CLK = PCLK/64                                                          | 0.195                           | _     | _    | μs   | _                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/128                                                         | 0.385                           | _     | _    | μs   | _                                                                                                                    |
| sp4       | SPI_[0 1]_CLK,<br>SPI_[0 1]_DO, SPI_[0 1]_SS<br>rise time (10%–90%) <sup>1</sup> |                                 | 2.77  |      | ns   | I/O Configuration: LVCMOS<br>2.5V - 8 mA.<br>AC loading: 35<br>pF.<br>test conditions:<br>Typical voltage,<br>25 °C. |
| sp5       | SPI_[0 1]_CLK,<br>SPI_[0 1]_DO, SPI_[0 1]_SS<br>fall time (10%–90%)              |                                 | 2.906 |      | ns   | I/O Configuration: LVCMOS<br>2.5V - 8 mA.<br>AC loading: 35 pF.<br>test conditions:<br>Typical voltage,<br>25 °C.    |
| SPI maste | r configuration (applicable for 0                                                | 005, 010, 025, and 050 devices) |       |      |      |                                                                                                                      |
| sp6m      | SPI_[0 1]_DO setup time <sup>†</sup>                                             | (SPI_x_CLK_period/2) - 8.0      | _     | _    | ns   | _                                                                                                                    |
| sp7m      | SPI_[0 1]_DO hold time <sup>2</sup>                                              | (SPI_x_CLK_period/2) - 2.5      | _     | _    | ns   | _                                                                                                                    |

TABLE 3-299: SPI CHARACTERISTICS FOR ALL DEVICES (CONTINUED)

| Symbol                                                             | Description                                                             | Min.                        | Тур. | Max. | Unit | Conditions |
|--------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------|------|------|------|------------|
| sp8m                                                               | SPI_[0 1]_DI setup time <sup>2</sup>                                    | 12                          | _    | _    | ns   | _          |
| sp9m                                                               | SPI_[0 1]_DI hold time <sup>2</sup>                                     | 2.5                         | _    | _    | ns   | _          |
| SPI slave of                                                       | SPI slave configuration (applicable for 005, 010, 025, and 050 devices) |                             |      |      |      |            |
| sp6s                                                               | SPI_[0 1]_DO setup time <sup>2</sup>                                    | (SPI_x_CLK_period/2) - 17.0 | _    | _    | ns   | _          |
| sp7s                                                               | SPI_[0 1]_DO hold time <sup>2</sup>                                     | (SPI_x_CLK_period/2) + 3.0  | _    | _    | ns   | _          |
| sp8s                                                               | SPI_[0 1]_DI setup time <sup>2</sup>                                    | 2                           | _    | _    | ns   | _          |
| sp9s                                                               | SPI_[0 1]_DI hold time <sup>2</sup>                                     | 7                           | _    | _    | ns   | _          |
| SPI master                                                         | r configuration (applicable for 0                                       | 60, 090, and 150 devices)   | •    | •    |      |            |
| sp6m                                                               | SPI_[0 1]_DO setup time <sup>2</sup>                                    | (SPI_x_CLK_period/2) - 7.0  | _    | _    | ns   | _          |
| sp7m                                                               | SPI_[0 1]_DO hold time <sup>2</sup>                                     | (SPI_x_CLK_period/2) - 9.5  | _    | _    | ns   | _          |
| sp8m                                                               | SPI_[0 1]_DI setup time <sup>2</sup>                                    | 15                          | _    | _    | ns   | _          |
| sp9m                                                               | SPI_[0 1]_DI hold time <sup>2</sup>                                     | -2.5                        | _    | _    | ns   | _          |
| SPI slave configuration (applicable for 060, 090, and 150 devices) |                                                                         |                             |      |      |      |            |
| sp6s                                                               | SPI_[0 1]_DO setup time <sup>2</sup>                                    | (SPI_x_CLK_period/2) - 16.0 | _    | _    | ns   | _          |
| sp7s                                                               | SPI_[0 1]_DO hold time <sup>2</sup>                                     | (SPI_x_CLK_period/2) - 3.5  | _    | _    | ns   | _          |
| sp8s                                                               | SPI_[0 1]_DI setup time <sup>2</sup>                                    | 3                           | _    | _    | ns   | _          |
| sp9s                                                               | SPI_[0 1]_DI hold time <sup>2</sup>                                     | 2.5                         | _    | _    | ns   | _          |

<sup>.</sup> For specific Rise/Fall Times board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Microchip SoC Products Group website:

FIGURE 3-23: SPI TIMING FOR A SINGLE FRAME TRANSFER IN MOTOROLA MODE (SPH = 1)



For IGLOO 2: https://www.microchip.com/en-us/products/fpgas-and-plds/fpgas/igloo-2-fpgas#Documentation. For SmartFusion 2: https://www.microchip.com/en-us/products/fpgas-and-plds/system-on-chip-fpgas/smartfusion-2-fpgas#Documentation.

<sup>†.</sup> For allowable pclk configurations, see the Serial Peripheral Interface Controller section in the *SmartFusion2 Micro-Controller Subsystem User Guide*.

## APPENDIX A: REVISION HISTORY

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the current publication.

#### A.1 Revision C—11/2023

The following is a summary of the changes in revision C of this document.

- Updated the minimum timing values of SP6-SP9 in Table 3-274.
- Added "DEVRST N pulse width" details to DEVRST N Characteristics in Table 3-278.
- Removed bank numbers for FDDR and MDDR Reference voltage supply in Table 3-2.

#### A.2 Revision B

The following is a summary of the changes in revision B of this document.

- Updated Table 3-7 by adding FCS158 related information (FD-292).
- Updated the information against Access time with feed-through write timing in Table 3-231 to Table 3-235 (FD-276).

#### A.3 Revision A

The following is a summary of the changes in revision A of this document.

- · Updated the Data Sheet as per the latest Microchip publishing standards.
- Changed DS number from DS0128 to DS00004750A.
- Updated notes 2 and 3 of Table 3-3 (FD-123).
- Updated Flash\*Freeze modes and configurations statuses in Table 3-8 (SAR 108889).
- Corrected note 2 (FD-102) and added note 3 to Table 3-22 (SAR 122944).
- Updated Microchip links for information regarding IGLOO 2 and SmartFusion 2 products in Section 2.0, "References", Section 3.16, "SRAM PUF", Table 3-35, Table 3-44, Table 3-66, Table 3-79, Table 3-274, Table 3-292, Table 3-294, and Table 3-299.
- Added Microchip Tech Support web link in Section 3.1.3, "ESD Performance".
- Updated note of Table 3-244 (SAR 108865).
- Added note to Table 3-262 (SAR 110329).
- Added PLL ARST N value in Table 3-270 (SAR 110325).
- Modified 50 MHz and 1 MHz enable/disable details in Table 3-8 (SAR 108889).
- Merged and modified tables in Section 3.13, "Programming Times" (Table 3-244 addresses SAR 105131 and SAR 103074).
- Corrected Table 3-255 (SAR 105131 and SAR 103074).
- Added note 2 to Table 3-269 (SAR 121745).
- Added note to Table 3-273 (SAR 106250).
- Added Table 3-279 (SAR 106250).
- Provided value for delay on SC\_SPI\_SDO after SC\_SPI\_SS is de-asserted and added note 2 to Table 3-274 (based on SAR 117152).
- Added reference to Figure 3-22 (FD-91) in Section 3.23, "System Controller SPI Characteristics".

### A.4 Revision 12.0

The following is a summary of the changes in revision 12.0 of this document.

- A note about SERDES\_[01]\_VDD supply was added to recommended operating conditions table. See Table 3-2.
- A note about V<sub>ID</sub> was added to LVDS DC differential voltage specification. See Table 3-163.
- Updated Table 3-274, Table 3-276, Table 3-277, Table 3-278, Table 3-280, and Table 3-281.
- Updated Table 3-286 with RX-CID details.

#### A.5 Revision 11.0

The following is a summary of the changes in revision 11.0 of this document.

- Updated Table 3-22 with minimum and maximum values for input current low and high (SAR 73114 and 80314).
- Added Section, "The following table lists the SRAM PUF in worst-case industrial conditions when T<sub>J</sub> = 100 °C and V<sub>DD</sub> = 1.14V." (SAR 73114 and 79517).
- Added 060 device in Table 3-270 (SAR 79860).
- Added Section, "" (SAR 73114).
- Added Section 3.18, "Cryptographic Block Characteristics" (SAR 73114 and 79516).
- Updated Table 3-285 with VTX-AMP details (SAR 81756).
- Updated note in Table 3-286 SAR 74570 and 80677).
- Updated Table 3-287 with generic EPCS details (SAR 75307).
- Added Table 3-297 (SAR 50424).

#### A.6 Revision 10.0

The following is a summary of the changes in revision 10.0 of this document.

- The Surge Current on VDD during DEVRST\_B Assertion and Surge Current on VDD during Digest Check using System Services tables were deleted and added reference to AC393: Board Design Guidelines for SmartFusion2 SoC and IGLOO2 FPGAs Application Note. (SAR 76865 and 76623).
- Added 060 device in Table 3-2 (SAR 76383).
- Updated Table 3-22 for ramp time input (SAR 72103).
- Added 060 device details in Table 3-272 (SAR 74927).
- Updated Table 3-278 for name change (SAR 74925).
- Updated Table 3-271 for 060 FG676 Package details (SAR 78849).
- Updated Table 3-294 for SmartFusion2 and Table 3-299 for IGLOO2 for SPI timing and Fmax (SAR 56645, 75331).
- Updated Table 3-282 for Flash\*Freeze entry and exit times (SAR 75329, 75330).
- Updated Table 3-286 or RX-CID information (SAR 78271).
- Added Table 3-6 and Figure 3-1 (SAR 78932).
- Updated Table 3-223 or timing characteristics and Table 3-224 (SAR 75998).
- Added Section 3.16, "SRAM PUF" (SAR 64406).
- Added a footnote on digest cycle in Table 3-3 (SAR 79812).

#### A.7 Revision 9.0

The following is a summary of the changes in revision 9.0 of this document.

- · Added a note in Table 3-3 (SAR 71506).
- Added a note in Table 3-4 (SAR 74616).
- Added a note in Figure 3-3 (SAR 71506).
- Updated Quiescent Supply Current for 060 in Table 3-9 and Table 3-10 (SAR 74483).
- Updated programming currents for 060 in Table 3-11, Table 3-12, and Table 3-13.
- · Added DEVRST B assertion tables (SAR 74708).
- Updated I/O speeds for LVDS 3.3 V in Table 3-16 and Table 3-19 (SAR 69829).
- Updated Table 3-22 (SAR 69418).
- Updated Table 3-23, Table 3-24, and Table 3-25 (SAR 74570).
- Updated all AC/DC table to link to the Table 3-22 for reference (SAR 69418).
- Added Tables 3-244 and 3-245 (SAR 73971).
- Updated Section 3.30, "SerDes Electrical and Timing AC and DC Characteristics" (SAR 71171).
- Added Section 3.25, "DEVRST\_N Characteristics" (SAR 64100, 72103).
- Added Table 3-287 (SAR 71897).
- Added 060 devices in Table 3-265, Table 3-266, and Table 3-267 (SAR 57898).
- Updated duty cycle parameter of crystal in Table 3-268 and Table 3-269 (SAR 57898).

- Added 32 KHz mode PLL acquisition time in Table 3-270 (SAR 68281).
- Updated Table 3-282 for 060 devices (SAR 57828).
- Updated Table 3-286 for CID value (SAR 70878).

#### A.8 Revision 8.0

The following is a summary of the changes in revision 8.0 of this document.

- Updated Table 3-9 (SAR 69218).
- Updated Table 3-10 (SAR 69218).
- Updated Table 3-271 (SAR 69000).

#### A.9 Revision 7.0

The following is a summary of the changes in revision 7.0 of this document.

• Updated Table 1-1 (SAR 68620).

#### A.10 Revision 6.0

The following is a summary of the changes in revision 6.0 of this document.

- Updated Table 3-3 (SAR 65949).
- Updated Table 3-7 (SAR 62995).
- Updated Table 3-123 and Table 3-133 (SAR 67210).
- Added Section 3.15, "Embedded NVM (eNVM) Characteristics" (SAR 52509).
- Updated Table 3-265 (SAR 64855).
- Updated Table 3-270 (SAR 65958 and SAR 56666).
- · Added Section 3.28, "DDR Memory Interface Characteristics" (SAR 66223).
- Added Section 3.29, "SFP Transceiver Characteristics" (SAR 63105).
- Updated Table 3-291 and Table 3-298 (SAR 66314).

#### A.11 Revision 5.0

The following is a summary of the changes in revision 5.0 of this document.

- Updated Table 1-1.
- Updated Table 3-2 for T<sub>.1</sub> symbol information.
- Updated Table 3-3 (SAR 63109).
- Updated Table 3-7.
- Updated Table 3-270 SAR 62012).
- Added Table 3-280 (SAR 64100).
- Added Table 3-295 and Table 3-296 (SAR 50424).

#### A.12 Revision 4.0

The following is a summary of the changes in revision 4.0 of this document.

- Updated Table 1-1. Changed the Status of 090 devices to "Production" (SAR 62750).
- Updated Figure 3-10. Removed inverter bubble from DDR IN latch (SAR 61418).
- Updated Section 3.30, "SerDes Electrical and Timing AC and DC Characteristics" (SAR 62836).

## A.13 Revision 3.0

In revision 3.0 of this document, the Theta B/C columns and FCS325 package was updated. For more information, see Table 3-7 (SAR 62002).

#### A.14 Revision 2.0

The following is a summary of the changes in revision 2.0 of this document.

- Table 1-1 was updated (SAR 59056).
- Table 3-5 temperature and data retention information was updated SAR (61363).
- Storage Operating Table was updated and split into three tables—Table 3-3 and Table 3-5 (SAR 58725).
- Updated Theta B/C columns and FCS325 package in Table 3-7 (SAR 62002).
- Added 090-FCS325 thermal resistance to Table 3-7 (SAR 59384).
- TQ144 package was added to Table 3-7 (SAR 57708).
- Added PLL jitter data for the VF400 package (SAR 53162).
- Added Additional Worst Case IDD to Table 3-9 and Table 3-10 (SAR 59077).
- Table 3-11, Table 3-12, and Table 3-13 were added to verify Inrush currents (SAR 56348).
- Table 3-16 and Table 3-19—I/O speeds were replaced.
- Max speed was changed in Table 3-41 (SAR 57221) and in Table 3-52 (SAR 57113).
- Table 3-49-Table 3-57 were added.
- · Added Cload to Table 3-89 (SAR 56238).
- Removed "Rs" information in DDR Timing Measurement Table 3-123, Table 3-133, and Table 3-144.
- Updated drive programming for M/B-LVDS outputs (SAR 58154).
- Added an inverter bubble to DDR\_IN latch in Figure 3-10 (SAR 61418).
- QF waveform in Figure 3-11 was updated (SAR 59816).
- uSRAM Write Clock minimum values were updated in Table 3-237-Table 3-243 (SAR 55236).
- Fixed typo in the 32 kHz Crystal (XTAL) oscillator accuracy data section (SAR 59669).
- The Section 3.20, "On-Chip Oscillator" was split, and Section 3.15, "Embedded NVM (eNVM) Characteristics" was added.
- Table 3-265-Table 3-269 were revised.(SARs 57898 and 59669).
- PLL VCP Frequency and conditions were added to Table 3-270 (SAR 57416).
- Fixed typo for PLL jitter data in the 100 MHz-400 MHz range (SAR 60727).
- Updated FCCC information in Table 3-270 and Table 3-271 (SAR 60799).
- Device 025 specifications were added to Table 3-271 (SAR 51625).
- JTAG Table 3-272 was replaced (SAR 51188).
- Flash\*Freeze Table 3-282 was replaced (SAR 57828).
- Added support for HCSL I/O Standard for SERDES reference clocks in Table 3-289 and Table 3-290 (SAR 50748).
- Tir and Tif parameters were added to Table 3-292 (SAR 52203).
- Speed grade consistency was fixed in tables throughout the datasheet (SAR 50722).
- · Added jitter attenuation information (SAR 59405).

#### A.15 Revision 1.0

The following is a summary of the changes in revision 1.0 of this document.

• The IGLOO2 v2 and the SmartFusion2 v5 datasheets are combined into this single product family datasheet.

# THE MICROCHIP WEBSITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip website at <a href="www.microchip.com">www.microchip.com</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the website at: www.microchip.com/support

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, μVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPlC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2023, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-3464-5



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen

Tel: 86-755-8864-2200 China - Suzhou

Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi

Tel: 91-11-4160-8631

**India - Pune** Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung

Tel: 886-7-213-7830 Taiwan - Taipei

Tel: 886-2-2508-8600 Thailand - Bangkok

Tel: 66-2-694-1351 Vietnam - Ho Chi Minh

Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4485-5910

Fax: 45-4485-2829
Finland - Espoo

Tel: 358-9-4520-820 France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** 

Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Microchip:

M2S010T-FGG484 M2GL050-FGG896 M2S010-VFG400 M2GL010-VFG400 M2GL005-FGG484 M2GL010-VFG400I M2S050-FGG896 M2S005-FGG484 M2S050T-FGG896 M2GL005-1FGG484I M2S010-FGG484 M2S005-FG484 M2S010-FG484 M2S050T-FG896 M2GL010-FGG484 M2GL025-FGG484I M2GL025-FGG484 M2GL010-FGG484I M2GL050-VFG400 M2GL025-FG484 M2S050-FGG484 M2S025-FGG484 M2S010T-VFG400 M2S050-VFG400 M2S010-FGG484I M2S010-TQ144 M2GL010-TQG144 M2GL005-VFG256I M2S005-VFG256 M2GL025T-FGG484I M2GL010T-1FGG484 M2S005-VFG400 M2GL050-FGG484I M2S005-TQG144 M2GL060-FG484I M2S010-TQG144 M2GL005-1TQG144I M2S005-TQG144I M2GL005-1VFG400 M2GL090TS-1FG484I M2S010-TQG144I M2S005-VFG256I M2GL005-1VFG400I M2S005-1TQG144I M2GL005-FGG484I M2GL005-VFG256 M2GL025-VF400 M2S005S-FGG484I M2S090TS-1FGG484M M2GL060-1FGG484 M2GL025TS-VF400I M2GL060T-1VF400 M2GL050T-1VF400I M2S025TS-1VFG256I M2GL010-1VF256I M2S090TS-1FG484I M2S010T-1VF400I M2GL050TS-FGG484 M2S090TS-FG484I M2GL090TS-FCSG325 M2GL090TS-1FGG676 M2GL025T-VF400 M2S050-1VFG400I M2GL050TS-1FCS325 M2GL010T-1VF256 M2S025TS-1VF400 M2GL025TS-VF400 M2GL090T-1FG484M M2GL090T-FCSG325 M2S025T-1FG484I M2GL010TS-1FGG484M M2S090-FCS325 M2S090T-FCSG325I M2S025-FG484I M2GL050-VFG400I M2S010-1VF400I M2S025T-FCS325I M2GL025-1VF256I M2S150T-1FCG1152 M2S050T-1FGG896I M2S050TS-FCS325I M2GL050-1FCS325 M2S090TS-FGG484 M2S090T-1FG484 M2GL050TS-1FCSG325I M2GL050-1FG896 M2GL025TS-VFG256I M2GL060T-1VFG400I M2S010-1VF256I M2GL050T-FCSG325I M2GL010TS-1VF400 M2GL050TS-VFG400I M2S150T-FCG1152I M2S150T-FCVG484I M2S025TS-VF256I M2GL010TS-1VFG400 M2S150TS-FCVG484I M2S005S-VFG400 M2S090TS-1FG484 M2GL060T-1FCSG325I